General Description

The Micrel MIC22950 is a high-efficiency 10A integrated switch, synchronous buck (step-down) regulator. The MIC22950 switching frequency is programmable from 400kHz to 2MHz, allowing the customer to optimize designing either for efficiency or for the smallest footprint. The MIC22950 achieves over 95% efficiency while still switching at 2MHz over a broad load range.

The ultra-high-speed control loop keeps the output voltage within regulation, even under extreme transient load swings commonly found in FPGAs and low voltage ASICs. The output voltage can be adjusted down to 0.7V in order to address all low-voltage power needs.

The MIC22950 features a full range of sequencing and tracking options. The EN/DLY and the DELAY pins, combined with the POR/PG pin, allow multiple outputs to be sequenced in several ways during turn-on and turn-off by using EN pin. The RC (Ramp Control™) pin allows the device to be connected to any another device in the MIC22x00 family of products, to keep the output voltages within a certain delta V during start-up.

The MIC22950 is available in a 32-pin 5mm x 5mm MLF® package with a junction temperature range from −40°C to +125°C.

Datasheet and supporting documentation can be found on Micrel's web site at: www.micrel.com.

Features

- 2.6V to 5.5V supply voltage
- Fully-integrated MOSFET switches
- Adjustable output voltage option down to 0.7V
- Output load current up to 10A
- Full sequencing and tracking capability
- Power-On Reset
- Efficiency >95% across a broad load range
- Operating frequency programmable: 400kHz to 2MHz
- Ultra-fast transient response
- 100% maximum duty cycle
- Micropower shutdown
- Thermal-shutdown and current-limit protection
- Available in a 32-pin 5mm x 5mm MLF® package
- −40°C to +125°C junction temperature range

Applications

- High-power density point-of-load conversion
- Base stations, Servers and Routers
- Blu-ray players, DVD Recorders
- Computer Peripherals
- FPGAs, DSP, and low-voltage ASIC power

Typical Application

MIC22950 10A Synchronous DC-DC Converter

Ramp Control is a trademark of Micrel, Inc
MLF and MicroLeadFrame are registered trademarks of Amkor Technology, Inc.
Ordering Information

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Nominal Output Voltage</th>
<th>Temperature Range</th>
<th>Package</th>
<th>Lead Finish</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIC22950YML</td>
<td>Adjustable</td>
<td>−40° to +125°C</td>
<td>32-Pin 5mm x 5mm MLF®</td>
<td>Lead Free</td>
</tr>
</tbody>
</table>

**Note:**
MLF® is a GREEN RoHS-compliant package. Lead finish is NiPdAu. Mold compound is Halogen Free.

**Pin Configuration**

**Pin Description**

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1,2,7,8,17,23,24</td>
<td>PVIN</td>
<td>Power Supply Voltage (Input): Requires bypass capacitor to PGND.</td>
</tr>
<tr>
<td>3</td>
<td>EN/DLY</td>
<td>Enable/ delay (Input): This pin has a 1.24V band gap reference. When the pin is pulled higher that this the part will start up. Below this voltage the device is in its low quiescent current mode. The pin has a 1µA current source pull-up to VIN. By adding a capacitor to this pin, a delay may be generated. The enable function will not operate with an input voltage lower than UVLO.</td>
</tr>
<tr>
<td>4</td>
<td>DELAY</td>
<td>Delay (Input): A capacitor sets the internal delay timer. Timer delays power-on reset (POR) at power-up and power-down.</td>
</tr>
<tr>
<td>5</td>
<td>RC</td>
<td>Ramp Control (Input): Capacitor-to-ground from this pin determines slew rate of output voltage during start-up. This can be used for tracking capability as well as soft start. RC pin cannot be left floating. Use a minimum capacitor value of 120pF or larger.</td>
</tr>
<tr>
<td>6</td>
<td>POR/PG</td>
<td>Power-On-Reset (Output): Open-drain output device indicates when the output is out of regulation and is active after the delay set by the DELAY pin.</td>
</tr>
<tr>
<td>11,12,13,14,27, 28,29,30</td>
<td>SW</td>
<td>Switch (Output): Internal power MOSFET output switches.</td>
</tr>
<tr>
<td>18</td>
<td>SGND</td>
<td>Signal Ground (Signal): Signal Ground.</td>
</tr>
<tr>
<td>19</td>
<td>CF</td>
<td>Frequency Set (Input): Adjustable Frequency with external capacitor.</td>
</tr>
<tr>
<td>20</td>
<td>FB</td>
<td>Feedback (Input): Input to the error amplifier, connect to the external resistor divider network to set the output voltage.</td>
</tr>
<tr>
<td>21</td>
<td>COMP</td>
<td>Compensation pin (Input): Place a RC-to-SGND to compensate the device, see applications section.</td>
</tr>
<tr>
<td>22</td>
<td>SVIN</td>
<td>Signal Power Supply Voltage (Input): Requires bypass capacitor-to-SGND.</td>
</tr>
<tr>
<td>EP</td>
<td>GND</td>
<td>Center Tab (Power): Must make a full connection to a GND plane for full output power to be realized.</td>
</tr>
</tbody>
</table>
### Absolute Maximum Ratings\(^{(1)}\)

- Supply Voltage \((V_{\text{PIN}, \text{SVIN}})\) \(\ldots -0.3\text{V to +6V}\)
- Output Switch Voltage \((V_{\text{SW}})\) \(\ldots -0.3\text{V to +6V}\)
- Output Switch Current \((I_{\text{SW}})\) \(\ldots \) Internally Limited
- Logic Input Voltage \((V_{\text{EN}, \text{VPOR}, \text{VDLY}})\) \(\ldots -0.3\text{V to } V_{\text{IN}}\)
- Control Voltage \((C_{\text{F}}, R_{\text{C}}, \text{COMP}, \text{FB})\) \(\ldots -0.3\text{V to } V_{\text{IN}}\)
- Lead Temperature (soldering, 10sec.) \(\ldots -0.3\text{V to } V_{\text{IN}}\)
- Storage Temperature \((T_{\text{s}})\) \(\ldots -65\text{°C to } +150\text{°C}\)

### Operating Ratings\(^{(2)}\)

- Supply Voltage \((V_{\text{IN}})\) \(\ldots 2.6\text{V to 5.5V}\)
- Junction Temperature \((T_{J})\) \(\ldots -40\text{°C} \leq T_{J} \leq +125\text{°C}\)
- Thermal Resistance
  - MLF\(^{\circledR}\) \((\theta_{JC})\) \(\ldots 11\text{°C/W}\)
  - MLF\(^{\circledR}\) \((\theta_{JA})\) \(\ldots 30\text{°C/W}\)

### Electrical Characteristics\(^{(3)}\)

- \(T_{A} = 25\text{°C}\) with \(V_{\text{IN}} = V_{\text{EN}} = 3.3\text{V}; V_{\text{OUT}} = 1.8\text{V}\), unless otherwise specified. **Bold** values indicate \(-40\text{°C} \leq T_{J} \leq +125\text{°C}\).

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage Range</td>
<td></td>
<td>2.6</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_{\text{IN}}) Turn On Voltage Threshold ((V_{\text{IN}}) Rising)</td>
<td></td>
<td>2.35</td>
<td>2.5</td>
<td>2.6</td>
<td>V</td>
</tr>
<tr>
<td>UVLO Hysteresis</td>
<td></td>
<td>260</td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>Quiescent Current (PWM Mode)</td>
<td>(V_{\text{EN}} = 1.34\text{V}; V_{\text{FB}} = 1.1*V_{\text{NOM}}) (not switching)</td>
<td>1</td>
<td>2</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Shutdown Current</td>
<td>(V_{\text{EN}} = 0\text{V})</td>
<td>5</td>
<td>10</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>[Adjustable] Feedback Voltage</td>
<td>(\pm 2%) (over temperature)</td>
<td>0.686</td>
<td>0.714</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>FB pin input current</td>
<td></td>
<td>1</td>
<td></td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>Current Limit</td>
<td>(V_{\text{FB}} = 0.9*V_{\text{NOM}})</td>
<td>10</td>
<td>16.5</td>
<td>21</td>
<td>mA</td>
</tr>
<tr>
<td>Output Voltage Line Regulation</td>
<td>(V_{\text{OUT}} 1.8\text{V}; V_{\text{IN}} = 2.6) to 5.5\text{V}, (I_{\text{LOAD}} = 100\text{mA})</td>
<td>0.2</td>
<td></td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Output Voltage Load Regulation</td>
<td>100\text{mA} &lt; (I_{\text{LOAD}} &lt; 10\text{A}, V_{\text{IN}} = 3.3\text{V})</td>
<td>0.2</td>
<td></td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Maximum Duty Cycle</td>
<td>(V_{\text{FB}} \leq 0.5\text{V})</td>
<td>100</td>
<td></td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Switch ON-Resistance PFET</td>
<td>(I_{\text{SW}} = 1000\text{mA}) (V_{\text{FB}} = 0.5\text{V})</td>
<td>11</td>
<td>8</td>
<td>mΩ</td>
<td></td>
</tr>
<tr>
<td>Switch ON-Resistance NFET</td>
<td>(I_{\text{SW}} = -1000\text{mA}) (V_{\text{FB}} = 0.9\text{V})</td>
<td></td>
<td></td>
<td>mΩ</td>
<td></td>
</tr>
<tr>
<td>Oscillator Frequency</td>
<td>(CF = 390\text{pF})</td>
<td>325</td>
<td>510</td>
<td>610</td>
<td>kHz</td>
</tr>
<tr>
<td>EN/DLY threshold voltage</td>
<td></td>
<td>1.14</td>
<td>1.24</td>
<td>1.34</td>
<td>V</td>
</tr>
<tr>
<td>EN/DLY source current</td>
<td>(V_{\text{IN}} = 2.6) to 5.5\text{V})</td>
<td>0.6</td>
<td>1</td>
<td>1.8</td>
<td>µA</td>
</tr>
<tr>
<td>RC Pin (I_{\text{RAMP}})</td>
<td>Ramp Control Current</td>
<td>0.6</td>
<td>1</td>
<td>1.8</td>
<td>µA</td>
</tr>
<tr>
<td>Power On Reset (I_{\text{PG(LEAK)}})</td>
<td>(V_{\text{PORH}} = 5.5\text{V}; \text{POR = High})</td>
<td>1</td>
<td>2</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>Power On Reset (V_{\text{PG(LLO)}})</td>
<td>Output Logic-Low Voltage (undervoltage condition), (I_{\text{POR}} = 5\text{mA})</td>
<td>77</td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Hysteresis</td>
<td>2</td>
<td></td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Power On Reset (V_{\text{PG}})</td>
<td>Threshold, % of (V_{\text{OUT}}) below nominal</td>
<td>7.5</td>
<td>10</td>
<td>12.5</td>
<td>%</td>
</tr>
<tr>
<td>Over-temperature Shutdown</td>
<td></td>
<td>160</td>
<td></td>
<td>°C</td>
<td></td>
</tr>
<tr>
<td>Over-temperature Shutdown Hysteresis</td>
<td></td>
<td>20</td>
<td></td>
<td>°C</td>
<td></td>
</tr>
</tbody>
</table>

**Notes:**
1. Exceeding the absolute maximum rating may damage the device.
2. The device is not guaranteed to function outside its operating rating.
3. Specification for packaged product only.
Typical Characteristics

1. **Shutdown Current vs. Input Voltage**
   - Voltage range: 2 to 6 V
   - Current range: 0 to 7 µA
   - Temperature at 25°C

2. **Shutdown Current vs. Temperature**
   - Voltage at 3.3 V
   - Temperature range: -40°C to 120°C

3. **Operating Current (no SW) vs. Input Voltage**
   - Temperature at 25°C

4. **Input Current (no SW) vs. Temperature**
   - Temperature range: -40°C to 120°C

5. **Reference Voltage vs. Input Voltage**
   - Temperature at 25°C

6. **Reference Voltage vs. Temperature**
   - Temperature range: -40°C to 120°C

7. **Enable Threshold vs. Input Voltage**
   - Temperature at 25°C

8. **Enable Threshold vs. Temperature**
   - Temperature range: -40°C to 120°C

9. **Switching Frequency vs. Temperature**
   - Temperature range: -40°C to 120°C
   - Capacitance at 390 pF
Typical Characteristics (Continued)

- **Switching Frequency** vs. Input Voltage
  - Frequency (kHz) vs. Input Voltage (V)
  - CF = 390pF

- **Input Voltage UVLO** vs. Temperature
  - Voltage (V) vs. Temperature (°C)
  - VIL = (ON)
  - VIH = (OFF)

- **RDSon** vs. Temperature
  - RDSon (mΩ) vs. Temperature (°C)
  - RDSon (P-Channel)
  - RDSon (N-Channel)

- **Output Voltage** vs. RC Voltage
  - Output Voltage (mV) vs. RC Voltage (mV)
  - VOUT = 1.8V

- **Efficiency vs. Load Current** (VOUT=1.2V)
  - Efficiency (%) vs. Load Current (A)
  - VIN = 3.6V
  - VIN = 2.6V
  - VIN = 5V
  - TCASE = 25°C

- **Efficiency vs. Load Current** (VOUT=1.8V)
  - Efficiency (%) vs. Load Current (A)
  - VIN = 3.6V
  - VIN = 2.6V
  - VIN = 5V
  - TCASE = 25°C

- **Efficiency vs. Load Current** (VOUT=3.3V)
  - Efficiency (%) vs. Load Current (A)
  - VIN = 5V
  - TCASE = 25°C
Bode Plots
Functional Characteristics

Start-Up/Shutdown ($C_{RC} - 10\text{nF}$)

**Transient Response**

**Operating Waveforms**

- $V_{IN} = 3\text{V}$
- $V_{OUT} = 1.8\text{V}$
- $I_{OUT} = 1\text{A to 10A}$

- $V_{IN} = 3\text{V}$
- $V_{OUT} = 1.8\text{V}$
- $I_{OUT} = 10\text{A}$

Time (2ms/div)

Time (200μs/div)

Time (1μs/div)
Functional Block Diagram
**Functional Description**

**PVIN, SVIN**

PVIN is the input supply to the internal 11mΩ P-Channel Power MOSFET. This should be connected externally to the SVIN pin. The supply voltage range is from 2.6V to 5.5V. A 22µF ceramic is recommended for bypassing each PVIN supply and 10µF capacitor for SVIN pin.

**EN/DLY**

This pin is internally fed with a 1µA current source to SVIN. A delayed turn on is implemented by adding a capacitor to this pin. The delay is proportional to the capacitor value. The internal circuits are held off until EN/DLY reaches the enable threshold of 1.24V.

**RC**

RC pin allows the slew rate of the output voltage to be programmed by the addition of a capacitor from RC pin to ground. RC pin is internally fed with a 1µA current source and $V_{OUT}$ slew rate is proportional to the capacitor and the 1µA source. The RC pin cannot be left floating. Use a minimum capacitor value of 120pF or longer.

**DELAY**

Adding a capacitor to this pin allows the delay of the POR signal.

When $V_{OUT}$ reaches 90% of its nominal voltage, the DELAY pin current source (1µA) starts to charge the external capacitor. At 1.24V, POR is asserted high.

**COMP**

The MIC22950 uses an internal-compensation network containing a fixed-frequency zero (phase-lead response) and pole (phase-lag response) which allows the external compensation network to be much simplified for stability. The addition of a single capacitor and resistor will add the necessary pole and zero for voltage-mode loop stability using low-value, low-ESR ceramic capacitors.

**FB**

The FB pin provides the control path to control the output. A resistor divider connecting the feedback to the output is used to adjust the desired output voltage. Refer to the feedback section in Applications Information of this data sheet for more detail.

**POR/PG**

This is an open drain output. A 47k resistor can be used for a pull-up to this pin. POR/PG is asserted high when output voltage reaches 90% of nominal set voltage and after the delay set by $C_{DELAY}$. POR/PG is asserted low without delay when enable is set low or when the output goes below the −10% threshold. For a power-good (PG) function, the delay can be set to a minimum. This can be done by removing the DELAY pin capacitor.

**CF**

This pin allows the setting of the switching frequency. A 200µA source current charges the capacitor on this pin up to a voltage of 1V. At this point, CF pin capacitor is then discharged with an internal N-Channel MOSFET marking the end of the switching period. The capacitor should be connected very close to the IC and grounded directly to the SGND pin.

**SW**

This is the connection to the source of the internal P-channel MOSFET and drain of the N-Channel MOSFET. This is a high-frequency, high-power connection; therefore, traces should be kept as short and as wide as practical.

**SGND**

Internal signal ground for all low-power sections.

**PGND**

Internal ground connection to the source of the internal N-Channel MOSFETs.
Application Information
The MIC22950 is a 10A synchronous stepdown regulator IC with a programmable 400kHz to 2MHz switching frequency. The control loop is a voltage-mode PWM control scheme. Other features include tracking and sequencing control for controlling multiple output power systems with POR/PG output.

Component Selection

Input Capacitor
A minimum 22µF ceramic capacitor (preferable) is recommended on each of the PVIN pins for bypassing. X5R or X7R dielectrics are recommended for the input capacitor. Do not use Y5V dielectrics, aside from losing most of their capacitance over temperature and voltage, they also become resistive at high frequencies. This reduces their ability to localize high-frequency noise.

Output Capacitor
The MIC22950 was designed specifically for the use of ceramic output capacitors. It is designed to work with 100µF output capacitor. This output capacitor can be increased to improve transient performance. Since the MIC22950 is voltage mode control loop, it relies on the inductor and output capacitor for compensation. For this reason, do not use excessively large output capacitors. The output capacitor requires either an X7R or X5R dielectric. Do not use Y5V and Z5U dielectric capacitors, aside from the undesirable effect of their wide variation in capacitance over temperature, become resistive at high frequencies. Using Y5V or Z5U capacitors can cause instability in the MIC22950.

Inductor Selection
Inductor selection will be determined by the following (not necessarily in the order of importance):

- Inductance
- Rated current value
- Size requirements
- DC resistance (DCR)

The MIC22950 is designed for use with a 0.39µH to 2.2µH inductor.

Maximum current ratings of the inductor are generally given in two methods: permissible DC current and saturation current. Permissible DC current can be rated either for a 40°C temperature rise or a 10% loss in inductance. Ensure that the inductor selected can handle the maximum operating current. When the saturation current is specified, make sure that there is enough margin that the peak current will not saturate the inductor. The ripple can add as much as 2A to the output current level. The RMS rating should be chosen to be equal or greater than the current limit of the MIC22950 to prevent overheating in a fault condition. For best electrical performance, the inductor should be placed very close to the SW nodes of the IC. For this reason, the heat of the inductor is somewhat coupled to the IC, which offers some level of protection if the inductor gets too hot. It is important to test all operating limits before settling on the final inductor choice.

The size requirements refer to the area and height requirements that are necessary to fit a particular design. Please refer to the inductor dimensions on their datasheet.

DC resistance is also important. While DCR is typically inversely proportional to size, DCR can represent a significant efficiency loss. Refer to the Efficiency Considerations section for a more detailed description.

EN/DLY Capacitor
EN/DLY sources 1µA out of the IC to allow a start-up delay to be implemented. The delay time is simply the time it takes 1µA to charge C_{EN/DLY} to 1.24V. Therefore:

\[ T_{DLY} = \frac{1.24 \times C_{EN/DLY}}{1 \times 10^{-6}} \]

Efficiency Considerations
Efficiency is defined as the amount of useful output power, divided by the amount of power consumed:

\[ \text{Efficiency} \% = \left( \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times I_{IN}} \right) \times 100 \]

Maintaining high efficiency serves two purposes. It reduces power dissipation in the power supply, reducing the need for heat sinks and thermal-design considerations and it reduces consumption of current for battery-powered applications. Reduced current draw from a battery increases the devices operating time, critical in hand held devices.

There are mainly two loss terms in switching converters: Static losses and switching losses. Static losses are simply the power losses due to V.I or I^2R. For example, power is dissipated in the high-side switch during the on cycle. Power loss is equal to the high-side MOSFET R\text{DS}_\text{ON} multiplied by the RMS Switch Current squared (\text{I}_{\text{SW}}^2). During the off cycle, the low-side N-Channel MOSFET conducts, also dissipating power. Similarly, the inductor’s DCR and capacitor’s ESR also contribute to the \text{I}^2\text{R} losses. Device operating current also reduces efficiency by the product of the quiescent (operating) current and the supply voltage. The current required to
drive the gates on and off at a constant 400kHz to 2MHz frequency and the switching transitions make up the switching losses.

Figure 2 shows an efficiency curve. The non-shaded portion, from 0A to 1A, efficiency losses are dominated by quiescent current losses, gate drive and transition losses. In this case, lower supply voltages yield greater efficiency in that they require less current to drive the MOSFETs and have reduced input power consumption.

The dashed region, 1A to 6A, efficiency loss is dominated by MOSFET RDS\(_{\text{ON}}\) and inductor DC losses. Higher input supply voltages will increase the Gate-to-Source voltage on the internal MOSFETs, thus reducing the internal RDS\(_{\text{ON}}\). This improves efficiency by reducing DC losses in the device. All but the inductor losses are inherent to the device. In which case, inductor selection becomes increasingly critical in efficiency calculations. As the inductors are reduced in size, the DC resistance (DCR) can become quite significant. The DCR losses can be calculated as follows:

\[
L_{\text{PD}} = I_{\text{OUT}}^2 \times \text{DCR}
\]

From that, the loss in efficiency due to inductor resistance can be calculated as follows:

\[
\text{Efficiency Loss} = \left[1 - \left(\frac{V_{\text{OUT}} - I_{\text{OUT}}}{(V_{\text{OUT}} - I_{\text{OUT}}) + L_{\text{PD}}}ight)\right] \times 100
\]

Efficiency loss due to DCR is minimal at light loads and gains significance as the load is increased. Inductor selection becomes a trade-off between efficiency and size in this case.

Alternatively, under lighter loads, the ripple current due to the inductance becomes a significant factor. When light load efficiencies become more critical, a larger inductor value maybe desired. Larger inductances reduce the peak-to-peak inductor ripple current, which minimize losses. The following graph, in Figure 2, illustrates the effects of inductance value at light load.

Compensation

The MIC22950 has a combination of internal and external stability compensation to simplify the circuit for small, high efficiency designs. In such designs, voltage mode conversion is often the optimum solution. Voltage mode is achieved by creating an internal ramp signal which is derived from the CF current charging an external capacitor. This ramp is compared to the output of the error amplifier to modulate the pulse width of the switch node, maintaining output voltage regulation. With a typical gain bandwidth of 100 – 200kHz, the MIC22950 is capable of fast transient responses.

The MIC22950 is designed to be stable with a typical application using a 1µH inductor and a 100µF ceramic (X5R) output capacitor. These values can be varied dependant upon the tradeoff between size, cost and efficiency, keeping the LC natural frequency \(\frac{1}{2 \times \pi \times \sqrt{L \times C}}\) ideally less than \(F_{\text{SW}}/17\) to ensure stability can be achieved. The minimum recommended inductor value is 0.39µH and minimum recommended output capacitor value is 10µF.
The tradeoff between changing these values is that with a larger inductor, there is a reduced peak-to-peak current which yields a greater efficiency at lighter loads. A larger output capacitor will improve transient response by providing a larger hold up reservoir of energy to the output.

The integration of one pole-zero pair within the control loop greatly simplifies compensation. The optimum values for $C_{COMP}$ (in series with a 1k resistor) are shown below:

<table>
<thead>
<tr>
<th>$L$</th>
<th>$C$ (µF)</th>
<th>10-22</th>
<th>47-100</th>
<th>120-470</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.39 - 0.47µH</td>
<td>NA</td>
<td>10*-20pF†</td>
<td>25-47pF</td>
<td></td>
</tr>
<tr>
<td>0.56 – 1.0µH</td>
<td>10²-15pF*</td>
<td>22²-39pF</td>
<td>56-100pF</td>
<td></td>
</tr>
<tr>
<td>1.2 – 2.2µH</td>
<td>10-22pF</td>
<td>22-68pF</td>
<td>NA</td>
<td></td>
</tr>
</tbody>
</table>

† $V_{OUT} > 1V$;  * $V_{OUT} > 1.4V$;  ‡ $V_{OUT} > 1.8V$

**Feedback**

The MIC22950 provides a feedback pin to adjust the output voltage to the desired level. This pin connects internally to an error amplifier. The error amplifier then compares the voltage at the feedback to the internal 0.7V reference voltage and adjusts the output voltage to maintain regulation. To calculate the resistor divider network for the desired output is as follows:

$$R2 = \frac{R1}{\left(\frac{V_{OUT}}{V_{REF}} - 1\right)}$$

Where $V_{REF}$ is 0.7V and $V_{OUT}$ is the desired output voltage. A 10kΩ or lower resistor value from the output to the feedback is recommended since large feedback resistor values increase the impedance at the feedback pin, making the feedback node more susceptible to noise pick-up. A small decoupling capacitor (22pF – 100pF) across the lower resistor can reduce noise pick-up by providing a low impedance path to ground.

**PWM Operation**

The MIC22950 is a voltage-mode, pulse-width modulation (PWM) controller. By controlling the ratio of on-to-off time, or duty cycle, a regulated DC output voltage is achieved. As load or supply voltage changes, so does the duty cycle to maintain a constant output voltage. In cases where the input supply runs into a dropout condition, the MIC22950 will run at 100% duty cycle.

The MIC22950 provides switching frequency at 400kHz to 2MHz with synchronous internal MOSFETs. The internal MOSFETs include a high-side 11mΩ P-Channel MOSFET from the input supply to the switch pin and an 8mΩ N-Channel MOSFET from the switch pin-to-ground. Since the low-side N-Channel MOSFET provides the current during the off cycle, a freewheeling Schottky diode from the switch node-to-ground is not required.

PWM control provides fixed-frequency operation. By maintaining a constant switching frequency, predictable fundamental and harmonic frequencies are achieved. Other methods of regulation, such as burst and skip modes, have frequency spectrums that change with load that can interfere with sensitive communication equipment.

**CF Pin**

Each switching cycle begins immediately following the discharge of the CF pin capacitor. From this point, a current source of 200µA flows from CF pin into the external capacitor connected to the CF pin. This creates a linear voltage ramp rising towards a threshold voltage of 1V. When this capacitor reaches the 1V threshold, it triggers the end of the switching cycle by discharging CF pin to ground via an internal N-Channel; at which point, the next cycle begins. The actual switching frequency can be approximated by using the following equation which accounts for internal delays and capacitance:

$$F_{SW} = \frac{1}{T_{DELAY} + \left(\frac{V_{RAMP} \cdot (C_{CF} + C_{PIN})}{I_{CF}}\right)}$$

Where:

$F_{SW}$ = Switching Frequency  
$T_{DELAY}$ = CF pin Discharge time ~ 85ns  
$V_{RAMP}$ = Voltage ramp amplitude ~ 0.9V  
$C_{CF}$ = External CF capacitor = 68pF to 560pF  
$C_{PIN}$ = Internal Pin capacitance ~ 15pF  
$I_{CF}$ = CF current source = 200µA
Alternatively, the Figure 3 can be used as a visual guide:

**Figure 3. Switching Frequency vs. CF Capacitance**

This pin should not be over-ridden using an external clock because the trigger pulses generated when the CF pin reaches 1V are utilized internally.

**Sequencing and Tracking**

The MIC22950 provides additional pins to provide up/down sequencing and tracking capability for connecting multiple voltage regulators together.

**EN/DLY Pin**

The EN/DLY pin contains a trimmed, 1µA current source which can be used with a capacitor to implement a fixed desired delay in some sequenced power systems. The threshold level for power on is 1.24V with a hysteresis of 20mV.

**DELAY Pin**

The DELAY pin also has a 1µA trimmed current source and a 1µA current sink which acts with an external capacitor to delay the operation of the Power On Reset (POR/PG) output. This can be used also in sequencing outputs in a sequenced system, but with the addition of a conditional delay between supplies; allowing a first up, last down power sequence.

After EN pin is driven high, VOUT will start to rise (rate determined by RC pin capacitor). As the FB pin voltage goes above 90% of its nominal set voltage, DELAY pin begins to rise as the 1µA source charges the external capacitor. When the threshold of 1.24V is crossed, POR/PG is asserted high and DELAY continues to charge to a voltage SVIN. When FB falls below 90% of nominal, POR/PG is asserted low immediately.

However, if EN pin is driven low, POR/PG will fall immediately to the low state and DELAY pin will begin to fall as the external capacitor is discharged by the 1µA current sink. When the threshold of \( (V_{TP} +1.24V) -1.24V \) is crossed \( V_{TP} \) is internal voltage clamp, \( V_{TP} \approx 0.9V \), \( V_{OUT} \) will begin to fall at a rate determined by the RC pin capacitor. As the voltage change in both cases is 1.24V, both rising and falling delays are matched at:

\[
T_{POR} = \frac{1.24 \times C_{DELAY}}{1 \times 10^{-6}}
\]

**RC Pin**

The RC pin provides a trimmed 1µA current source/sink similar to the DELAY Pin for accurate ramp up (soft start) and ramp down control. This allows the MIC22950 to be used in systems requiring voltage tracking or ratio-metric voltage tracking at startup.

There are two ways of using the RC pin:

1. Externally driven from a voltage source
2. Externally attached capacitor sets output ramp up/down rate

In the first case, driving RC pin with a voltage from 0V to \( V_{REF} \) will program the output voltage between 0% and 100% of the nominal set voltage.

In the second case, the external capacitor sets the ramp up and ramp down rate of the output voltage. The rate is given by \( T_{RAMP} = \frac{0.7 \times C_{RC}}{1 \times 10^{-6}} \) where \( T_{RAMP} \) is the time from 0% to 100% nominal output voltage. RC pin cannot be left floating. Use a minimum capacitor value of 120p for larger.

**Tracking and Sequencing Examples**

There are four distinct variations which are easily implemented using the MIC22950. The two Sequencing variations are Delayed and windowed. The two tracking variants are ratio Metric and Normal. The following diagrams illustrate methods for connecting two MIC22950’s to achieve these requirements.
Sequencing

![Sequencing Diagram]

Window Sequencing

\[ C_{RC1} = C_{RC2} = 0\text{nF}, C_{DELAY1} = 3.3\text{nF}, C_{DELAY2} = 0\text{nF} \]

![Window Sequencing Waveform]

Delayed Sequencing

\[ C_{RC1} = C_{RC2} = 0\text{nF}, C_{DELAY1} = 3.3\text{nF}, C_{DELAY2} = 6.8\text{nF} \]

![Delayed Sequencing Waveform]
**Normal Tracking**

\[ C_{R1} = 3.3 \text{nF}, \quad C_{RC2} = 0 \text{nF}, \quad C_{DELAY1} = C_{DELAY2} = 3.3 \text{nF} \]

\[ R1 = 1.1k, \quad R2 = 698, \quad R3 = 505, \quad R4 = 698 \]

**Ratio Metric Tracking**

\[ C_{R1} = 3.3 \text{nF}, \quad C_{RC2} = 0 \text{nF}, \quad C_{DELAY1} = C_{DELAY2} = 3.3 \text{nF} \]

\[ R1 = 1.1k, \quad R2 = 698, \quad R3 = 505, \quad R4 = 698 \]
Current Limit
The MIC22950 is protected against overload in two stages. The first is to limit the current in the P-Channel switch; the second is over-temperature shutdown.

Current is limited by measuring the current through the high-side MOSFET during its power stroke and immediately switching off the driver when the preset limit is exceeded.

The circuit in Figure 4 describes the operation of the current-limit circuit. Since the actual RDS_{ON} of the P-Channel MOSFET varies part-to-part, over-temperature and with input voltage, simple I.R voltage detection is not employed. Instead, a smaller copy of the Power MOSFET (Reference FET) is fed with a constant current which is a directly proportional to the factory set current limit. This sets the current limit as a current ratio and thus, is not dependant upon the RDS_{ON} value. Current limit is set to nominal value. Variations in the scale factor K between the Power PFET and the reference PFET used to generate the limit threshold account for a relatively small inaccuracy.

![Figure 4. Current Limit Detail](image)

**Table 1. Power Dissipation (W) for 10A Output**

<table>
<thead>
<tr>
<th>V_{IN} @ 10A</th>
<th>3</th>
<th>3.5</th>
<th>4</th>
<th>4.5</th>
<th>5</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1.66</td>
<td>1.67</td>
<td>1.68</td>
<td>1.7</td>
<td>1.73</td>
</tr>
<tr>
<td>1.2</td>
<td>1.68</td>
<td>1.69</td>
<td>1.71</td>
<td>1.72</td>
<td>1.74</td>
</tr>
<tr>
<td>1.8</td>
<td>1.76</td>
<td>1.76</td>
<td>1.77</td>
<td>1.78</td>
<td>1.8</td>
</tr>
<tr>
<td>2.5</td>
<td>1.85</td>
<td>1.84</td>
<td>1.84</td>
<td>1.85</td>
<td>1.86</td>
</tr>
<tr>
<td>3.3</td>
<td>-</td>
<td>1.92</td>
<td>1.91</td>
<td>1.91</td>
<td>1.92</td>
</tr>
</tbody>
</table>

Thermal Considerations
The MIC22950 is packaged in the MLF® 5mm x 5mm, a package that has excellent thermal performance equaling that of the larger TSSOP packages. This maximizes heat transfer from the junction to the exposed pad (ePAD) which connects to the ground plane. The size of the ground plane attached to the exposed pad determines the overall thermal resistance from the junction to the ambient air surrounding the printed circuit board. The junction temperature for a given ambient temperature can be calculated using:

\[ T_J = T_A + P_{Diss} \times R\theta_{JA} \]

Where:
- \( P_{Diss} \) is the power dissipated within the MLF® package and is typically 1.5W at 10A load. This has been calculated for a 1µH inductor and details can be found in Table 1.
- \( R\theta_{JA} \) is a combination of junction-to-case thermal resistance \((R\theta_{JC})\) and case-to-ambient thermal resistance \((R\theta_{CA})\), since thermal resistance of the solder connection from the ePAD to the PCB is negligible; \( R\theta_{CA} \) is the thermal resistance of the ground plane to ambient. So \( R\theta_{JA} = R\theta_{JC} + R\theta_{CA} \).
- \( T_A \) is the Operating Ambient temperature.

\[ T_J = T_A + P_{Diss} \times R\theta_{JA} \]

Example
The Evaluation board has two copper planes contributing to an \( R\theta_{JA} \) of approximately 25°C/W. The worst case \( R\theta_{JC} \) of the MLF® is 11°C/W. If we look at a typical application of 3.6V to 1.8V @ 10A, the estimated Power dissipation in the MLF® package taken from Table 1 will be 1.76W:

\[ R\theta_{JA} = R\theta_{JC} + R\theta_{CA} \]

\[ R\theta_{JA} = 11 + 25 = 36°C/W \]

To calculate the junction temperature for a 50°C ambient:

\[ T_J = T_A + P_{Diss} \times R\theta_{JA} \]

\[ T_J = 50 + (1.76 \times 36) \]

\[ T_J = 113°C \]

This is below our maximum of 125°C.
## Bill of Materials

<table>
<thead>
<tr>
<th>Item</th>
<th>Part Number</th>
<th>Manufacturer</th>
<th>Description</th>
<th>Qty.</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1, C2, C3, C4</td>
<td>GRM21BR60J226ME39L</td>
<td>muRata&lt;sup&gt;(1)&lt;/sup&gt;</td>
<td>Capacitor, 22µF, 6.3V, X5R, 0805</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>C2012X5R0J226K</td>
<td>TDK&lt;sup&gt;(2)&lt;/sup&gt;</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>08056D226MAT2A</td>
<td>AVX&lt;sup&gt;(3)&lt;/sup&gt;</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C5</td>
<td>GRM188R60J106ME47D</td>
<td>muRata</td>
<td>Capacitor, 10µF, 6.3V, X5R 0603</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>C1608X5R0J106K</td>
<td>TDK</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>06036D106MAT2A</td>
<td>AVX</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C6</td>
<td>VJ0603Y390KXXXMB</td>
<td>Vitramon&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>Capacitor, 39pF, 25V, X7R, 0603</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>06033A390FAT2A</td>
<td>AVX</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>C1608C0G1H390J</td>
<td>TDK</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C7</td>
<td>VJ0603Y101KXXAT</td>
<td>Vitramon</td>
<td>Ceramic Capacitor, 100pF, 50V, 0603</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>06025A101KAT2A</td>
<td>AVX</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>C1608C0G1H101J</td>
<td>TDK</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C8</td>
<td>VJ0603Y391KXXAT</td>
<td>Vitramon</td>
<td>Ceramic Capacitor, 390pF, 50V, 0603</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>06035A391JAT2A</td>
<td>AVX</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>C1608C0G1H391J</td>
<td>TDK</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C9, C10</td>
<td>GRM31CR60J476ME19L</td>
<td>muRata</td>
<td>Capacitor, 47µF, 6.3V, 1206</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>C3216X5R0J476M</td>
<td>TDK</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>12066D476MAT2A</td>
<td>AVX</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C11</td>
<td>VJ0603Y102KXXMB</td>
<td>Vitramon</td>
<td>Ceramic Capacitor, 1nf, 50V, 0603</td>
<td>2</td>
</tr>
<tr>
<td>C13</td>
<td>VJ0603Y103KXXMB</td>
<td>Vitramon</td>
<td>Ceramic Capacitor, 10nf, 50V, 0603</td>
<td>1</td>
</tr>
<tr>
<td>C14</td>
<td>06035A121JAT2A</td>
<td>AVX</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>C1608C0G1H121J</td>
<td>TDK</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>GRM1885C1H121JA01D</td>
<td>muRata</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CIN</td>
<td>EEE-FPA122UAP</td>
<td>Panasonic&lt;sup&gt;(5)&lt;/sup&gt;</td>
<td>1200uF, 10V, 10x10.2-Case</td>
<td>1</td>
</tr>
<tr>
<td>L1</td>
<td>CDEP105ME-1R2MC</td>
<td>Sumida&lt;sup&gt;(6)&lt;/sup&gt;</td>
<td>1.2µH, 21A, Inductor</td>
<td>1</td>
</tr>
<tr>
<td>R1</td>
<td>CRCW06031101FRT1</td>
<td>Vishay Dale&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>Resistor, 1.1k, 1%, 0603</td>
<td>1</td>
</tr>
<tr>
<td>R2</td>
<td>CRCW0603698RFRT1</td>
<td>Vishay Dale</td>
<td>Resistor, 698Ω, 1%, 0603</td>
<td>1</td>
</tr>
<tr>
<td>R3</td>
<td>CRCW06032002FRT1</td>
<td>Vishay Dale</td>
<td>Resistor, 20k, 1%, 0603</td>
<td>1</td>
</tr>
<tr>
<td>R4</td>
<td>CRCW06034752FRT1</td>
<td>Vishay Dale</td>
<td>Resistor, 47.5k 1%, 0603</td>
<td>1</td>
</tr>
<tr>
<td>R5</td>
<td>CRCW06031003FRT1</td>
<td>Vishay Dale</td>
<td>Resistor, 100k 1%, 0603</td>
<td>1</td>
</tr>
<tr>
<td>Q1</td>
<td>2N7002E(SOT-23)</td>
<td>Vishay Corp</td>
<td>Signal MOSFET-SOT-236</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>CMDPM7002A</td>
<td>Central Semiconductor&lt;sup&gt;(7)&lt;/sup&gt;</td>
<td></td>
<td></td>
</tr>
<tr>
<td>U1</td>
<td>MIC22950YML</td>
<td>Micrel&lt;sup&gt;(8)&lt;/sup&gt;</td>
<td>10A Integrated Switch Synchronous Buck Regulator with Frequency Programmable to 2MHz</td>
<td>1</td>
</tr>
</tbody>
</table>

**Notes:**
1. muRata: [www.murata.com](http://www.murata.com)
2. TDK: [www.tdk.com](http://www.tdk.com)
3. AVX: [www.avx.com](http://www.avx.com)
4. Vishay: [www.vishay.com](http://www.vishay.com)
5. Panasonic: [www.panasonic.com](http://www.panasonic.com)
6. Sumida: [www.sumida.com](http://www.sumida.com)
7. Central Semiconductor: [www.centralesemi.com](http://www.centralesemi.com)
8. Micrel, Inc.: [www.micrel.com](http://www.micrel.com)
PCB Layout Recommendation

Top Assembly

Middle Layer 1
PCB Layout Recommendation (Continued)
Package Information

**TOP VIEW**

**BOTTOM VIEW**

**SIDE VIEW**

32-Pin 5mm x 5mm MLF® (ML)

**NOTE:**
1. ALL DIMENSIONS ARE IN MILLIMETERS.
2. MAX. PACKAGE WARPAGE IS 0.05 mm.
3. MAXIMUM ALLOWABLE BURRS IS 0.076 mm IN ALL DIRECTIONS.
4. PIN #1 ID ON TOP WILL BE LASER/INK MARKED.
5. DIMENSION APPLIES TO METALIZED TERMINAL AND IS MEASURED BETWEEN 0.20 AND 0.25 mm FROM TERMINAL TIP.
6. APPLIED ONLY FOR TERMINALS.
7. APPLIED FOR EXPOSED PAD AND TERMINALS.
**Recommended Land Pattern for 32-Pin 5mm x 5mm MLF®**

Red circle indicates Thermal Via. Size should be 300 – 350mm in diameter, 1.00mm pitch, and it should be connected to GND plane for maximum thermal performance.

Green rectangle (with shaded area) indicates Solder Stencil Opening on exposed pad area. Size should be 0.87 x 0.87mm in size, 1.07mm pitch.