General Description

The Micrel MIC22705 is a high-efficiency, 7A integrated switch synchronous buck (step-down) regulator. The MIC22705 is optimized for highest efficiency, achieving more than 95% efficiency while still switching at 1MHz. The ultra-high speed control loop keeps the output voltage within regulation even under the extreme transient load swings commonly found in FPGAs and low-voltage ASICs. The output voltage is pre-bias safe and can be adjusted down to 0.7V to address all low-voltage power needs.

The MIC22705 offers a full range of sequencing and tracking options. The Enable/Delay (EN/DLY) pin, combined with the Power Good (PG) pin, allows multiple outputs to be sequenced in any way during turn-on and turn-off. The Ramp Control™ (RC) pin allows the device to be connected to another product in the MIC22xxx and/or MIC68xxx family, to keep the output voltages within a certain $\Delta V$ on start-up.

The MIC22705 is available in a 24-pin 4mm x 4mm MLF® with a junction operating range from $-40^\circ C$ to $+125^\circ C$.

Data sheets and support documentation can be found on Micrel’s web site at: www.micrel.com.

Features

- Input voltage range: 2.9V to 5.5V
- Output voltage adjustable down to 0.7V
- Output load current up to 7A
- Safe start-up into a pre-biased output load
- Full sequencing and tracking capability
- Power Good output
- Efficiency >95% across a broad load range
- Ultra-fast transient response
- Easy RC compensation
- 100% maximum duty cycle
- Fully-integrated MOSFET switches
- Thermal-shutdown and current-limit protection
- 24-pin 4mm x 4mm MLF®
- $-40^\circ C$ to $+125^\circ C$ junction temperature range

Applications

- High power density point-of-load conversion
- Servers, routers, and base stations
- DVD recorders / Blu-ray players
- Computing peripherals
- FPGAs, DSP and low-voltage ASIC power

Typical Application

Efficiency (VIN = 5.0V) vs. Output Current

Efficiency (VIN = 5.0V) vs. Output Current

MIC22705 7A 1MHz Synchronous Output Converter

Ramp Control is a trademark of Micrel, Inc
MLF and MicroLeadFrame are registered trademarks of Amkor Technology, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

November 12, 2013

111213-1.1
Ordering Information

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Voltage</th>
<th>Junction Temperature Range</th>
<th>Package</th>
<th>Lead Finish</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIC22705YML</td>
<td>Adjustable</td>
<td>–40°C to +125°C</td>
<td>24-Pin 4mm x 4mm MLF®</td>
<td>Pb-Free</td>
</tr>
</tbody>
</table>

Note:
MLF is a GREEN RoHs-compliant package. Lead finish is NiPdAu. Mold component is Halogen free.

Pin Configuration

![Pin Configuration Diagram]

24-Pin 4mm x 4mm MLF® (ML)

**Pin Description**

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1, 6, 13, 18</td>
<td>PVIN</td>
<td>Power Supply Voltage (Input): The PVIN pins are the input supply to the internal P-Channel Power MOSFET. A 22µF ceramic is recommended for bypassing at each PVIN pin. The SVIN pin must be connected to a PVIN pin.</td>
</tr>
<tr>
<td>2</td>
<td>EN/DLY</td>
<td>Enable/Delay (Input): This pin is internally fed with a 1µA current source from SVIN. A delayed turn on is implemented by adding a capacitor to this pin. The delay is proportional to the capacitor value. The internal circuits are held off until EN/DLY reaches the enable threshold of 1.24V. This pin is pulled low when the input voltage is lower than the UVLO threshold.</td>
</tr>
<tr>
<td>3</td>
<td>NC</td>
<td>No Connect: Leave this pin open. Do not connect to ground or route other signals through this pin.</td>
</tr>
<tr>
<td>4</td>
<td>RC</td>
<td>Ramp Control: A capacitor from the RC pin-to-ground determines slew rate of output voltage during start-up. The RC pin is internally fed with a 1µA current source. The output voltage tracks the RC pin voltage. The slew rate is proportional by the internal 1µA source and RC pin capacitor. This feature can be used for tracking capability as well as soft start.</td>
</tr>
<tr>
<td>5</td>
<td>PG</td>
<td>PG (Output): This is an open drain output that indicates when the output voltage is below 90% of its nominal voltage. The PG flag is asserted without delay when the enable is set low or when the output goes below the 90% threshold.</td>
</tr>
<tr>
<td>14</td>
<td>FB</td>
<td>Feedback: Input to the error amplifier. The FB pin is regulated to 0.7V. A resistor divider connecting the feedback to the output is used to adjust the desired output voltage.</td>
</tr>
</tbody>
</table>
## Pin Description (Continued)

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>COMP</td>
<td>Compensation Pin (Input): The MIC22705 uses an internal compensation network containing a fixed-frequency zero (phase lead response) and pole (phase lag response) which allows the external compensation network to be much simplified for stability. The addition of a single capacitor and resistor to the COMP pin will add the necessary pole and zero for voltage mode loop stability using low-value, low-ESR ceramic capacitors.</td>
</tr>
<tr>
<td>16</td>
<td>SGND</td>
<td>Signal Ground: Internal signal ground for all low power circuits.</td>
</tr>
<tr>
<td>17</td>
<td>SVIN</td>
<td>Signal Power Supply Voltage (Input): This pin is connected externally to the PVIN pin. A 2.2µF ceramic capacitor from the SVIN pin to SGND must be placed next to the IC.</td>
</tr>
<tr>
<td>7, 12, 19, 24</td>
<td>PGND</td>
<td>Power Ground: Internal ground connection to the source of the internal N-Channel MOSFETs.</td>
</tr>
<tr>
<td>8, 9, 10, 11, 20, 21, 22, 23</td>
<td>SW</td>
<td>Switch (Output): This is the connection to the drain of the internal P-Channel MOSFET and drain of the N-Channel MOSFET. This is a high-frequency, high-power connection; therefore traces should be kept as short and as wide as practical.</td>
</tr>
<tr>
<td>EP</td>
<td>GND</td>
<td>Exposed Pad (Power): Must be connected to the GND plane for full output power to be realized.</td>
</tr>
</tbody>
</table>
### Absolute Maximum Ratings\(^1,2\)

- \(PV_IN\) to \(PGND\): \(-0.3V\) to 6V
- \(SV_IN\) to \(PGND\): \(-0.3V\) to \(PV_IN\)
- \(V_SW\) to \(PGND\): \(-0.3V\) to \(PV_IN\)
- \(V_{EN/DLY}\) to \(PGND\): \(-0.3V\) to \(PV_IN\)
- \(V_PG\) to \(PGND\): \(-0.3V\) to \(PV_IN\)
- Junction Temperature: \(150°C\)
- \(PGND\) to \(SGND\): \(-0.3V\) to 0.3V
- Storage Temperature Range: \(-65°C\) to \(+150°C\)
- Lead Temperature (soldering, 10s): 260°C

### Operating Ratings\(^3\)

- Supply Voltage: \(2.9V\) to 5.5V
- Power Good Voltage \((V_{PG})\): \(0V\) to \(PV_IN\)
- Enable Input \((V_{EN/DLY})\): \(0V\) to \(PV_IN\)
- Junction Temperature \((T_J)\): \(-40°C \leq T_J \leq +125°C\)
- 4mm x 4mm MLF®-24 \(\theta_{JC}\): 14°C/W
- 4mm x 4mm MLF®-24 \(\theta_{JA}\): 40°C/W

### Electrical Characteristics\(^4\)

\(SV_IN = PV_IN = V_{EN/DLY} = 3.3V, V_{OUT} = 1.8V, T_A = 25°C\), unless noted. Bold values indicate \(-40°C < T_J < +125°C\).

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Input Supply</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Voltage Range ((PV_IN))</td>
<td></td>
<td>2.9</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Undervoltage Lockout Trip Level</td>
<td>(PV_IN) Rising</td>
<td>2.55</td>
<td>2.75</td>
<td>2.9</td>
<td>V</td>
</tr>
<tr>
<td>UVLO Hysteresis</td>
<td></td>
<td>420</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Quiescent Supply Current</td>
<td>(V_{FB} = 0.9V) (not switching)</td>
<td>0.85</td>
<td>1.3</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Shutdown Current</td>
<td>(V_{EN/DLY} = 0V)</td>
<td>5</td>
<td>10</td>
<td>(\mu A)</td>
<td></td>
</tr>
<tr>
<td>Reference</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Feedback Reference Voltage</td>
<td></td>
<td>0.686</td>
<td>0.7</td>
<td>0.714</td>
<td>V</td>
</tr>
<tr>
<td>Load Regulation</td>
<td>(I_{OUT} = 100mA) to 7A</td>
<td>0.2</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Line Regulation</td>
<td>(V_{IN} = 2.9V) to 5.5V; (I_{OUT} = 100mA)</td>
<td>0.2</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FB Bias Current</td>
<td>(V_{FB} = 0.5V)</td>
<td>10</td>
<td>nA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Enable Control</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EN/DLY Threshold Voltage</td>
<td></td>
<td>1.14</td>
<td>1.24</td>
<td>1.34</td>
<td>V</td>
</tr>
<tr>
<td>EN Hysteresis</td>
<td></td>
<td>10</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EN/DLY Bias Current</td>
<td>(V_{EN/DLY} = 0.5V); (V_{IN} = 2.9V) and (V_{IN} = 5.5V)</td>
<td>0.7</td>
<td>1.0</td>
<td>1.3</td>
<td>(\mu A)</td>
</tr>
<tr>
<td>RC Ramp Control</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RC Pin Source Current</td>
<td>(V_{RC} = 0.35V)</td>
<td>0.7</td>
<td>1.0</td>
<td>1.3</td>
<td>(\mu A)</td>
</tr>
<tr>
<td>Oscillator</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Switching Frequency</td>
<td></td>
<td>0.8</td>
<td>1.0</td>
<td>1.2</td>
<td>MHz</td>
</tr>
<tr>
<td>Maximum Duty Cycle</td>
<td>(V_{FB} \leq 0.5V)</td>
<td>100</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Short-Current Protection</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current Limit</td>
<td>(V_{FB} = 0.5V)</td>
<td>7</td>
<td>11</td>
<td>21</td>
<td>A</td>
</tr>
</tbody>
</table>

**Notes:**
1. Exceeding the absolute maximum rating may damage the device.
2. Devices are ESD sensitive. Handling precautions recommended.
3. The device is not guaranteed to function outside its operating rating.
4. Specification for packaged product only.
## Electrical Characteristics (Continued)

Vin = PVIN = VENV/DLY = 3.3V, VOUT = 1.8V, TA = 25°C, unless noted. **Bold** values indicate –40°C < TJ < +125°C.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Internal FETs</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Top MOSFET RDS(ON)</td>
<td>VFB = 0.5V, ISW = 1A</td>
<td>30</td>
<td></td>
<td></td>
<td>mΩ</td>
</tr>
<tr>
<td>Bottom MOSFET RDS(ON)</td>
<td>VFB = 0.9V, ISW = -1A</td>
<td></td>
<td></td>
<td></td>
<td>mΩ</td>
</tr>
<tr>
<td>SW Leakage Current</td>
<td>PVIN = 5.5V, VSW = 5.5V, VEN = 0V</td>
<td></td>
<td>60</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>VIN Leakage Current</td>
<td>PVIN = 5.5V, VSW = 0V, VEN = 0V</td>
<td></td>
<td>25</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td><strong>Power Good (PG)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PG Threshold</td>
<td>Threshold % of VFB from VREF</td>
<td>7.5</td>
<td>-10</td>
<td>-12.5</td>
<td>%</td>
</tr>
<tr>
<td>Hysteresis</td>
<td></td>
<td>2.0</td>
<td></td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>PG Output Low Voltage</td>
<td>IPG = 5mA (sinking), VENV/DLY = 0V</td>
<td></td>
<td>144</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>PG Leakage Current</td>
<td>VPG = 5.5V; VFB = 0.9V</td>
<td>1.0</td>
<td>2.0</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td><strong>Thermal Protection</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Over-temperature Shutdown</td>
<td>TJ Rising</td>
<td>160</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>Over-temperature Shutdown</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Hysteresis</td>
<td></td>
<td>20</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
</tbody>
</table>
Typical Characteristics

- **VIN Operating Supply Current vs. Input Voltage**
  - Supply Current (mA) vs. Input Voltage (V)
  - VIN = 1.8V
  - ILOAD = 0A

- **VIN Shutdown Current vs. Input Voltage**
  - Shutdown Current (µA) vs. Input Voltage (V)
  - VIN/DLY = 0V

- **Feedback Voltage vs. Input Voltage**
  - Feedback Voltage (V) vs. Input Voltage (V)
  - VOUT = 1.8V

- **Load Regulation vs. Input Voltage**
  - Total Regulation (%) vs. Input Voltage (V)
  - VOUT = 1.8V
  - IOUT = 0A to 7A

- **Current Limit vs. Input Voltage**
  - Current Limit (mA) vs. Input Voltage (V)
  - VOUT = 1.8V

- **Switching Frequency vs. Input Voltage**
  - Switching Frequency (kHz) vs. Input Voltage (V)
  - VOUT = 1.8V
  - IOUT = 0A

- **Enable Threshold vs. Input Voltage**
  - Enable Threshold (V) vs. Input Voltage (V)
  - RISING

- **Enable Input Current vs. Input Voltage**
  - Enable Input Current (µA) vs. Input Voltage (V)
  - VIN/DLY = 0V

- **Power Good Threshold/VREF Ratio vs. Input Voltage**
  - VPG Threshold/VREF (%) vs. Input Voltage (V)
  - VREF = 0.7V
Typical Characteristics (Continued)

**VIN Operating Supply Current vs. Temperature**

- **VIN** = 5.0V
- **VOUT** = 1.8V
- **IOUT** = 0A
- **SWITCHING**

**VIN Shutdown Current vs. Temperature**

- **VIN** = 5.0V
- **IOUT** = 0A
- **VEN/DLY** = 0V

**VIN UVLO Threshold vs. Temperature**

- **VIN** = 5.0V
- **VOUT** = 1.8V
- **IOUT** = 0A to 7A

**Feedback Voltage vs. Temperature**

- **VIN** = 5.0V
- **VOUT** = 1.8V
- **IOUT** = 0A

**Load Regulation vs. Temperature**

- **VIN** = 5.0V
- **VOUT** = 1.8V
- **IOUT** = 0A to 7A

**Line Regulation vs. Temperature**

- **VIN** = 2.9V to 5.0V
- **VOUT** = 1.8V
- **IOUT** = 0A

**Switching Frequency vs. Temperature**

- **VIN** = 5.0V
- **VOUT** = 1.8V
- **IOUT** = 0A

**Enable Threshold vs. Temperature**

- **VIN** = 5.0V
- **VOUT** = 1.8V

**Current Limit vs. Temperature**

- **VIN** = 5.0V
- **VOUT** = 1.8V
Typical Characteristics (Continued)
Die Temperature*: The temperature measurement was taken at the hottest point on the MIC22705 case and mounted on a five-square inch PCB (see Thermal Measurements section). Actual results will depend upon the size of the PCB, ambient temperature, and proximity to other heat-emitting components.
Functional Characteristics

V_{in} Turn-On

Enable Turn-On Delay/Rise Time

Enable Turn-Off

V_{in} Start-Up with Pre-Biased Output

Enable Start-Up with Pre-Biased Output
Functional Characteristics (Continued)
Functional Characteristics (Continued)

Peak Current-Limit Threshold

Thermal Shutdown Recovery

Switching Waveforms
$I_{\text{out}} = 7\, \text{A}$

Switching Waveforms
$I_{\text{out}} = 0\, \text{A}$

Load Transient Response

Line Transient Response
Functional Diagram

Figure 1. MIC22705 Functional Diagram
Application Information

The MIC22705 is a 7A synchronous step-down regulator IC with a fixed 1MHz, voltage-mode PWM control scheme. The other features include tracking and sequencing control for controlling multiple output power systems, and power-on-reset (POR).

The MIC22705 is a voltage mode, pulse-width modulation (PWM) regulator. By controlling the ratio of the on-to-off time, or duty cycle, a regulated DC output voltage is achieved. As load or supply voltage changes, so does the duty cycle to maintain a constant output voltage. In cases where the input supply runs into a dropout condition, the MIC22705 will run at 100% duty cycle.

The MIC22705 provides constant switching at 1MHz with synchronous internal MOSFETs. The internal MOSFETs include a high-side P-Channel MOSFET from the input supply to the switch pin and an N-Channel MOSFET from the switch pin-to-ground. Since the low-side N-Channel MOSFET provides the current during the off cycle, very-low amount of power is dissipated during the off period.

The PWM control provides fixed-frequency operation. By maintaining a constant switching frequency, predictable fundamental and harmonic frequencies are achieved. Other methods of regulation, such as burst and skip modes, have frequency spectrums that change with load that can interfere with sensitive communication equipment.

Component Selection

Input Capacitor

A 22µF X5R or X7R dielectrics ceramic capacitor is recommended on each of the PVIN pins for bypassing. A Y5V dielectrics capacitor should not be used. Aside from losing most of their capacitance over temperature, they also become resistive at high frequencies. This reduces their ability to filter out high-frequency noise.

Output Capacitor

The MIC22705 was designed specifically for the use of ceramic output capacitors. The 100µF output capacitor can be increased to improve transient performance. Since the MIC22705 is in voltage mode, the control loop relies on the inductor and output capacitor for compensation. For this reason, do not use excessively large output capacitors. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from the undesirable effect of their wide variation in capacitance over temperature, become resistive at high frequencies. Using Y5V or Z5U capacitors can cause instability in the MIC22705.

Inductor Selection

Inductor selection will be determined by the following (not necessarily in the order of importance):
- Inductance
- Rated current value
- Size requirements
- DC resistance (DCR)

The MIC22705 is designed for use with a 0.47µH to 4.7µH inductor.

Maximum current ratings of the inductor are generally given in two methods: permissible DC current and saturation current. Permissible DC current can be rated either for a 40°C temperature rise or a 10% loss in inductance. Ensure the inductor selected can handle the maximum operating current. When saturation current is specified, make sure that there is enough margin that the peak current will not saturate the inductor. The ripple current can add as much as 1.2A to the output current level. The RMS rating should be chosen to be equal or greater than the current limit of the MIC22705 to prevent overheating in a fault condition. For best electrical performance, the inductor should be placed very close to the SW nodes of the IC. For this reason, the heat of the inductor is somewhat coupled to the IC (in such cases, the case temperature is not the real dissipation in the regulator), so it offers some level of protection if the inductor gets too hot. It is important to test all operating limits before settling on the final inductor choice.

The size requirements refer to the area and height requirements that are necessary to fit a particular design. Please refer to the inductor dimensions on their datasheet.

DC resistance is also important. While DCR is inversely proportional to size, DCR can represent a significant efficiency loss. Refer to the “Efficiency Considerations” sub-section for a more detailed description.

Efficiency Considerations

Efficiency is defined as the amount of useful output power, divided by the amount of power consumed.

\[ \text{Efficiency} \% = \left( \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{V_{\text{IN}} \times I_{\text{IN}}} \right) \times 100 \]

Maintaining high efficiency serves two purposes. First, it decreases power dissipation in the power supply, reducing the need for heat sinks and thermal design considerations and it decreases consumption of current for battery powered applications.
Reduced current demand from a battery increases the devices operating time, critical in hand held devices.

There are mainly two loss terms in switching converters: static losses and switching losses. Static losses are simply the power losses due to $VI$ or $I^2R$. For example, power is dissipated in the high-side switch during the on cycle. Power loss is equal to the high-side MOSFET $R_{DS(ON)}$ multiplied by the RMS switch current squared ($I_{SW}^2$). During the off-cycle, the low-side N-channel MOSFET conducts, also dissipating power. Similarly, the inductor’s DCR and capacitor’s ESR also contribute to the $I^2R$ losses. Device operating current also reduces efficiency by the product of the quiescent (operating) current and the supply voltage. The current required to drive the gates on and off at a constant 1MHz frequency and the switching transitions make up the switching losses.

Figure 2 illustrates an efficiency curve. The portion, from 0A to 0.4A, efficiency losses are dominated by quiescent current losses, gate drive, transition and core losses. In this case, lower supply voltages yield greater efficiency in that they require less current to drive the MOSFETs and have reduced input power consumption.

The DCR losses can be calculated as follows:

$$L_{PD} = I_{OUT}^2 \times DCR$$

From that, the loss in efficiency due to inductor resistance can be calculated as follows:

$$\text{Efficiency Loss} = \left[1 - \left(\frac{V_{OUT} \times I_{OUT}}{(V_{OUT} \times I_{OUT}) + L_{PD}}\right)\right] \times 100$$

Efficiency loss due to DCR is minimal at light loads and gains significance as the load is increased. Inductor selection becomes a trade-off between efficiency and size in this case.

Alternatively, under lighter loads, the ripple current due to the inductance becomes a significant factor. When light load efficiencies become more critical, a larger inductor value maybe desired. Larger inductances reduce the peak-to-peak inductor ripple current, which minimize losses.

Compensation

The MIC22705 has a combination of internal and external stability compensation to simplify the circuit for small, high-efficiency designs. In such designs, voltage mode conversion is often the optimum solution. Voltage mode is achieved by creating an internal 1MHz ramp signal and using the output of the error amplifier to modulate the pulse width of the switch node, thereby maintaining output voltage regulation. With a typical gain bandwidth of 100kHz – 200kHz, the MIC22705 is capable of extremely fast transient responses.

The MIC22705 is designed to be stable with a typical application using a 1µH inductor and a 100µF ceramic (X5R) output capacitor. These values can be varied dependent upon the tradeoff between size, cost and efficiency, keeping the LC natural frequency ideally less than 26 kHz to ensure stability can be achieved. The minimum recommended inductor value is 0.47µH and minimum recommended output capacitor value is 22µF. The tradeoff between changing these values is that with a larger inductor, there is a reduced peak-to-peak current which yields a greater efficiency at lighter loads. A larger output capacitor will improve transient response by providing a larger hold up reservoir of energy to the output.
The integration of one pole-zero pair within the control loop greatly simplifies compensation. The optimum values for \( C_{\text{COMP}} \) (in series with a 20k resistor) are shown below.

<table>
<thead>
<tr>
<th>( C \rightarrow )</th>
<th>22( \mu )F – 47( \mu )F</th>
<th>47( \mu )F – 100( \mu )F</th>
<th>100( \mu )F – 470( \mu )F</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.47( \mu )H</td>
<td>0* – 10pF</td>
<td>22pF</td>
<td>33pF</td>
</tr>
<tr>
<td>1( \mu )H</td>
<td>0* – 15pF</td>
<td>15 – 22pF</td>
<td>33pF</td>
</tr>
<tr>
<td>2.2( \mu )H</td>
<td>15 – 33pF</td>
<td>33 – 47pF</td>
<td>100 – 220pF</td>
</tr>
</tbody>
</table>
* \( V_{\text{OUT}} > 1.2\text{V}, \) †\( V_{\text{OUT}} > 1\text{V} \)

**Feedback**

The MIC22705 provides a feedback pin to adjust the output voltage to the desired level. This pin connects internally to an error amplifier. The error amplifier then compares the voltage at the feedback to the internal 0.7V reference voltage and adjusts the output voltage to maintain regulation. The resistor divider network for a desired \( V_{\text{OUT}} \) is given by:

\[
R_2 = \frac{R_1 \left( \frac{V_{\text{OUT}}}{V_{\text{REF}}} - 1 \right)}{1}
\]

where \( V_{\text{REF}} \) is 0.7V and \( V_{\text{OUT}} \) is the desired output voltage. A 10k\( \Omega \) or lower resistor value from the output to the feedback (R1) is recommended since large feedback resistor values increase the impedance at the feedback pin, making the feedback node more susceptible to noise pick-up. A small capacitor (50pF – 100pF) across the lower resistor can reduce noise pick-up by providing a low impedance path to ground.

**Enable/Delay (EN/DLY) Pin**

Enable/Delay (EN/DLY) sources 1\( \mu \)A out of the IC to allow a startup delay to be implemented. The delay time is simply the time it takes 1\( \mu \)A to charge \( C_{\text{EN/DLY}} \) to 1.24V. Therefore:

\[
t_{\text{EN/DLY}} = \frac{1.24 \times C_{\text{EN/DLY}}}{1 \times 10^{-6}}
\]

**RC Pin (Soft-Start)**

The RC pin provides a trimmed 1\( \mu \)A current source/sink for accurate ramp up (soft-start). This allows the MIC22705 to be used in systems requiring voltage tracking or ratio-metric voltage tracking at startup.

There are two ways of using the RC pin:

1. Externally driven from a voltage source
2. Externally attached capacitor sets output ramp up/down rate

In the first case, driving RC with a voltage from 0V to \( V_{\text{REF}} \) will program the output voltage between 0 and 100% of the nominal set voltage (as shown in Figure 3).

In the second case, the external capacitor sets the ramp up and ramp down time of the output voltage. The time is given by

\[
t_{\text{RAMP}} = \frac{0.7 \times C_{\text{RC}}}{1 \times 10^{-6}}
\]

where \( t_{\text{RAMP}} \) is the time from 0 to 100% nominal output voltage.
Pre-Bias Start-Up
The MIC22705 is designed to start-up into a pre-biased output. This prevents large negative inductor currents and excessive output voltage oscillations. The MIC22705 starts with the low-side MOSFET turned off, preventing reverse inductor current flow. The synchronous MOSFET stays off until the end of the start-up sequence.

If the load current demand is zero or very small at the time the synchronous MOSFET is enabled, the inductor current could be discontinuous. In this case, when the synchronous MOSFET is enabled, the regulator will transition abruptly from DCM to CCM. This may cause some small reverse current. If load is applied to keep the inductor current in CCM, then the transition will be seamless. A pre-bias condition can occur if the input is turned off then immediately turned back on before the output capacitor is discharged to ground. It is also possible that the output of the MIC22705 could be pulled up or pre-biased through parasitic conduction paths from one supply rail to another in multiple voltage (VOUT) level ICs such as a FPGA.

Figure 3 shows a normal start-up waveform. A 1μA current source charges the soft-start capacitor CRC. The CRC capacitor forces the VRC voltage to come up slowly (VRC trace), thereby providing a soft-start ramp. This ramp is used to control the internal reference (VREF). The error amplifier forces the output voltage to follow the VREF ramp from zero to the final value.

If the output is pre-biased to a voltage above the expected value, as shown in Figure 4, then neither MOSFET will turn on until the ramp control voltage (VRC) is above the reference voltage (VREF). Then, the high-side MOSFET starts switching, forcing the output to follow the VRC ramp. Once the Soft-Start has completed, the low-side MOSFET will begin switching.

When the MIC22705 is turned off, the low-side MOSFET will be disabled and the output voltage will decay to zero. During this time, the ramp control voltage (VRC) will still control the output voltage fall-time with the high-side MOSFET if the output voltage falls faster than the VRC voltage. Figure 5 shows this operating condition. Here a 7A load pulls the output down fast enough to force the high-side MOSFET on (VSW trace).

If the output voltage falls slower than the VRC voltage, then the both MOSFETs will be off and the output will decay to zero as shown in the VOUT trace in Figure 6. With both MOSFETs off, any resistive load connected to the output will help pull down the output voltage. This will occur at a rate determined by the resistance of the load and the output capacitance.
The MIC22705 is protected against overload in two stages. The first is to limit the current in the P-channel switch; the second is over temperature shutdown.

Current is limited by measuring the current through the high-side MOSFET during its power stroke and immediately switching off the driver when the preset limit is exceeded.

The circuit in Figure 7 describes the operation of the current limit circuit. Since the actual RDS\text{ON} of the P-channel MOSFET varies part-to-part, over temperature and with input voltage, simple IR voltage detection is not employed. Instead, a smaller copy of the Power MOSFET (Reference FET) is fed with a constant current which is a directly proportional to the factory set current limit. This sets the current limit as a current ratio and thus, is not dependent upon the RDS\text{ON} value. Current limit is set to nominal value. Variations in the scale factor K between the power PFET and the reference PFET used to generate the limit threshold account for a relatively small inaccuracy.

**Thermal Considerations**

The MIC22705 is packaged in a MLF\textsuperscript{®} 4mm x 4mm – a package that has excellent thermal-performance equaling that of the larger TSSOP packages. This maximizes heat transfer from the junction to the exposed pad (ePad) which connects to the ground plane. The size of the ground plane attached to the exposed pad determines the overall thermal resistance from the junction to the ambient air surrounding the printed circuit board. The junction temperature for a given ambient temperature can be calculated using:

\[
T_J = T_{AMB} + P_{D\text{ISS}} \times R_\theta_{JA}
\]

where:

- \(P_{D\text{ISS}}\) is the power dissipated within the MLF\textsuperscript{®} package and is at 7A load. \(R_\theta_{JA}\) is a combination of junction-to-case thermal resistance (\(R_\theta_{JC}\)) and Case-to-Ambient thermal resistance (\(R_\theta_{CA}\)), since thermal resistance of the solder connection from the ePAD to the PCB is negligible; \(R_\theta_{CA}\) is the thermal resistance of the ground plane-to-ambient, so \(R_\theta_{JA} = R_\theta_{JC} + R_\theta_{CA}\).
- \(T_{AMB}\) is the operating ambient temperature.

**Example:**

The evaluation board has two copper planes contributing to an \(R_\theta_{JA}\) of approximately 25°C/W. The worst case \(R_\theta_{JC}\) of the MLF\textsuperscript{®} 4mm x 4mm is 14°C/W.

\[
R_\theta_{JA} = R_\theta_{JC} + R_\theta_{CA}
\]

\[
R_\theta_{JA} = 14 + 25 = 39°C/W
\]

To calculate the junction temperature for a 50°C ambient:

\[
T_J = T_{AMB} + P_{D\text{ISS}} \times R_\theta_{JA}
\]

\[
T_J + 50 + (1.8 \times 39)
\]

\[
T_J = 120°C
\]
Thermal Measurements
Measuring the IC’s case temperature is recommended to ensure it is within its operating limits. Although this might seem like a very elementary task, it is easy to get erroneous results. The most common mistake is to use the standard thermal couple that comes with a thermal meter. This thermal couple wire gauge is large, typically 22 gauge, and behaves like a heatsink, resulting in a lower case measurement.

Two methods of temperature measurement are using a smaller thermal couple wire or an infrared thermometer. If a thermal couple wire is used, it must be constructed of 36 gauge wire or higher then (smaller wire size) to minimize the wire heat-sinking effect. In addition, the thermal couple tip must be covered in either thermal grease or thermal glue to make sure that the thermal couple junction is making good contact with the case of the IC. Omega brand thermal couple (5SC-TT-K-36-36) is adequate for most applications.

Whenever possible, an infrared thermometer is recommended. The measurement spot size of most infrared thermometers is too large for an accurate reading on a small form factor ICs. However, a IR thermometer from Optris has a 1mm spot size, which makes it a good choice for measuring the hottest point on the case. An optional stand makes it easy to hold the beam on the IC for long periods of time.

Sequencing and Tracking
There are four variations which are easily implemented using the MIC22705. The two sequencing variations are Delayed and Windowed. The two tracking variants are Normal and Ratio Metric. The following diagrams illustrate methods for connecting two MIC22705's to achieve these requirements.
Window Sequencing:

Delayed Sequencing:
Normal Tracking:

![Normal Tracking Circuit Diagram]

Ratio Metric Tracking:

![Ratio Metric Tracking Circuit Diagram]
PCB Layout Guidelines

**Warning!!! To minimize EMI and output noise, follow these layout recommendations.**

PCB Layout is critical to achieve reliable, stable and efficient performance. A ground plane is required to control EMI and minimize the inductance in power, signal and return paths.

The following guidelines should be followed to insure proper operation of the MIC22705 converter:

**IC**
- The 2.2µF ceramic capacitor, which is connected to the SVIN pin, must be located right at the IC. The SVIN pin is very noise sensitive and placement of the capacitor is very critical. Use wide traces to connect to the SVIN and SGND pins.
- The signal ground pin (SGND) must be connected directly to the ground planes. Do not route the SGND pin to the PGND Pad on the top layer.
- Place the IC close to the point of load (POL).
- Use fat traces to route the input and output power lines.
- Signal and power grounds should be kept separate and connected at only one location.

**Input Capacitor**
- A 22µF X5R or X7R dielectrics ceramic capacitor is recommended on each of the PVIN pins for bypassing.
- Place the input capacitors on the same side of the board and as close to the IC as possible.
- Keep both the PVIN pin and PGND connections short.
- Place several vias to the ground plane close to the input capacitor ground terminal.
- Use either X7R or X5R dielectric input capacitors. Do not use Y5V or Z5U type capacitors.
- Do not replace the ceramic input capacitor with any other type of capacitor. Any type of capacitor can be placed in parallel with the input capacitor.
- If a Tantalum input capacitor is placed in parallel with the input capacitor, it must be recommended for switching regulator applications and the operating voltage must be derated by 50%.
- In “Hot-Plug” applications, a Tantalum or Electrolytic bypass capacitor must be used to limit the over-voltage spike seen on the input supply with power is suddenly applied.

**Inductor**
- Keep the inductor connection to the switch node (SW) short.
- Do not route any digital lines underneath or close to the inductor.
- Keep the switch node (SW) away from the feedback (FB) pin.
- To minimize noise, place a ground plane underneath the inductor.
- The inductor can be placed on the opposite side of the PCB with respect to the IC. It does not matter whether the IC or inductor is on the top or bottom as long as there is enough air flow to keep the power components within their temperature limits. The input and output capacitors must be placed on the same side of the board as the IC.

**Output Capacitor**
- Use a wide trace to connect the output capacitor ground terminal to the input capacitor ground terminal.
- Phase margin will change as the output capacitor value and ESR changes. Contact the factory if the output capacitor is different from what is shown in the BOM.
- The feedback divider network must be place close to the IC with the bottom of R2 connected to SGND.
- The feedback trace should be separate from the power trace and connected as close as possible to the output capacitor. Sensing a long high-current load trace can degrade the DC load regulation.

**RC Snubber**
- Place the RC snubber on either side of the board and as close to the SW pin as possible.
Evaluation Board Schematic

Bill of Materials

<table>
<thead>
<tr>
<th>Item</th>
<th>Part Number</th>
<th>Manufacturer</th>
<th>Description</th>
<th>Qty.</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1, C2, C3, C4</td>
<td>C2012X5R0J226M</td>
<td>TDK(1)</td>
<td>22µF/6.3V, 0805, Ceramic Capacitor</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>0805D222MAT</td>
<td>AVX(2)</td>
<td>22µF/6.3V, 0805, Ceramic Capacitor</td>
<td></td>
</tr>
<tr>
<td></td>
<td>GRM21BR60J226ME39L</td>
<td>Murata(3)</td>
<td>22µF/6.3V, 0805, Ceramic Capacitor</td>
<td></td>
</tr>
<tr>
<td>C5</td>
<td>06036D225TAAT2A</td>
<td>AVX(2)</td>
<td>2.2µF/6.3V, Ceramic Capacitor, X5R, Size 0805</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>GRM188R7160J225M</td>
<td>Murata(3)</td>
<td>2.2µF/6.3V, Ceramic Capacitor, X5R, Size 0805</td>
<td></td>
</tr>
<tr>
<td></td>
<td>C1608X5R0J225M</td>
<td>TDK(1)</td>
<td>2.2µF/6.3V, Ceramic Capacitor, X5R, Size 0805</td>
<td></td>
</tr>
<tr>
<td>C13</td>
<td>GRM188R71H103KA01D</td>
<td>Murata(3)</td>
<td>10nF, 0603, Ceramic Capacitor</td>
<td>1</td>
</tr>
<tr>
<td>C6</td>
<td>Open(06035C102KAT2A)</td>
<td>AVX(2)</td>
<td>1nF/50V, X7R, 0603, Ceramic Capacitor</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>Open(GRM188R71H102KA01D)</td>
<td>Murata(3)</td>
<td>1nF/50V, X7R, 0603, Ceramic Capacitor</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Open(C1608C0G1H102J)</td>
<td>TDK(1)</td>
<td>1nF/50V, X7R, 0603, Ceramic Capacitor</td>
<td></td>
</tr>
<tr>
<td>C7</td>
<td>06035C471KAT2A</td>
<td>AVX(2)</td>
<td>470pF/50V, X7R, 0603, Ceramic Capacitor</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>GRM188R71H471KA01D</td>
<td>Murata(3)</td>
<td>470pF/50V, X7R, 0603, Ceramic Capacitor</td>
<td></td>
</tr>
<tr>
<td></td>
<td>C1608X7R471K</td>
<td>TDK(1)</td>
<td>470pF/50V, X7R, 0603, Ceramic Capacitor</td>
<td></td>
</tr>
<tr>
<td>C9</td>
<td>GRM1555C1H390JZ01D</td>
<td>Murata(3)</td>
<td>39pF/50V, COG, 0402, Ceramic Capacitor</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>C1005C0G1H390J</td>
<td>TDK(1)</td>
<td>39pF/50V, COG, 0402, Ceramic Capacitor</td>
<td></td>
</tr>
<tr>
<td>C10, C11</td>
<td>C3216X5R0J476M</td>
<td>TDK(1)</td>
<td>47µF/6.3V, X5R, 1206, Ceramic Capacitor</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>GRM31CR60J476ME19</td>
<td>Murata(3)</td>
<td>47µF/6.3V, X5R, 1206, Ceramic Capacitor</td>
<td></td>
</tr>
<tr>
<td></td>
<td>GRM31CC80G476ME19L</td>
<td>Murata(3)</td>
<td>47µF/4V, X6S, 1206, Ceramic Capacitor</td>
<td></td>
</tr>
</tbody>
</table>
Bill of Materials (Continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Part Number</th>
<th>Manufacturer</th>
<th>Description</th>
<th>Qty.</th>
</tr>
</thead>
<tbody>
<tr>
<td>C12</td>
<td>C1608C0G1H101J</td>
<td>TDK&lt;sup&gt;(1)&lt;/sup&gt;</td>
<td>100pF/50V, COG, 0402, Ceramic Capacitor</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>GRM1555C1H101JZ01D</td>
<td>Murata&lt;sup&gt;(3)&lt;/sup&gt;</td>
<td></td>
<td></td>
</tr>
<tr>
<td>L1</td>
<td>SPM6530T-1R0M120</td>
<td>TDK&lt;sup&gt;(1)&lt;/sup&gt;</td>
<td>1µH, 12A, size 7x6.5x3mm</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>HCP0704-1R0-R</td>
<td>Coiltronics&lt;sup&gt;(5)&lt;/sup&gt;</td>
<td>1µH, 12A, size 6.8x6.8x4.2mm</td>
<td>1</td>
</tr>
<tr>
<td>C&lt;sub&gt;In&lt;/sub&gt;</td>
<td>BA1851A3477M</td>
<td>Epcos&lt;sup&gt;(6)&lt;/sup&gt;</td>
<td>470µF/10V, Elect., 8x11.5</td>
<td>1</td>
</tr>
<tr>
<td>R1</td>
<td>CRCW06031101FKEYE3</td>
<td>Vishay&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>Resistor, 1.1k, 0603, 1%</td>
<td>1</td>
</tr>
<tr>
<td>R2</td>
<td>CRCW04026980FKEYE3</td>
<td>Vishay&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>Resistor, 698Ω, 0603, 1%</td>
<td>1</td>
</tr>
<tr>
<td>R3</td>
<td>CRCW06034752FKEYE3</td>
<td>Vishay&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>Resistor, 47.5k, 0603, 1%</td>
<td>1</td>
</tr>
<tr>
<td>R4</td>
<td>CRCW04022002FKEYE3</td>
<td>Vishay&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>Resistor, 20k, 0402, 1%</td>
<td>1</td>
</tr>
<tr>
<td>R5</td>
<td>Open(CRCW06031003FRT1)</td>
<td>Vishay&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>Resistor, 100k, 0603, 1%</td>
<td>1</td>
</tr>
<tr>
<td>R6</td>
<td>CRCW060349R9FKEA</td>
<td>Vishay&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>49.9Ω Resistor, 1%, Size 0603</td>
<td>1</td>
</tr>
<tr>
<td>R7</td>
<td>CRCW06032R20FKEA</td>
<td>Vishay&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>2.2Ω Resistor, 1%, Size 0603</td>
<td>1</td>
</tr>
<tr>
<td>Q1</td>
<td>Open(2N7002E)</td>
<td>Vishay&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>Signal MOSFET – SOT23-6</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>Open(CMDPM7002A)</td>
<td>Central Semiconductor&lt;sup&gt;(7)&lt;/sup&gt;</td>
<td></td>
<td></td>
</tr>
<tr>
<td>U1</td>
<td>MIC22705YML</td>
<td>Micrel, Inc.&lt;sup&gt;(8)&lt;/sup&gt;</td>
<td>1MHz, 7A Integrated Switch High-Efficiency Synchronous Buck Regulator</td>
<td>1</td>
</tr>
</tbody>
</table>

Notes:
1. TDK:  [www.tdk.com](http://www.tdk.com).
2. AVX:  [www.avx.com](http://www.avx.com).
4. Vishay Tel:  [www.vishay.com](http://www.vishay.com).
PCB Layout Recommendations

MIC22705 Evaluation Board Top Layer

MIC22705 Evaluation Board Top Silk
PCB Layout Recommendations (Continued)

MIC22705 Evaluation Board Mid-Layer 1 (Ground Plane)

MIC22705 Evaluation Board Mid-Layer 2
PCB Layout Recommendations (Continued)

MIC22705 Evaluation Board Bottom Layer

MIC22705 Evaluation Board Bottom Silk
Package Information

**TOP VIEW**

**BOTTOM VIEW**

**SIDE VIEW**

NOTE:
1. ALL DIMENSIONS ARE IN MILLIMETERS.
2. MAX. PACKAGE WARPAGE IS 0.05 mm.
3. MAXIMUM ALLOWABLE BURRS IS 0.076 mm IN ALL DIRECTIONS.
4. PIN #1 ID ON TOP WILL BE LASER/INK MARKED.
   DIMENSION APPLIES TO METALIZED TERMINAL AND IS MEASURED BETWEEN 0.20 AND 0.25 mm FROM TERMINAL TIP.
   APPLIED ONLY FOR TERMINALS.
   APPLIED FOR EXPOSED PAD AND TERMINALS.

24-Pin 4mm x 4mm MLF® (ML)
Recommended Landing Pattern

Red circle indicates Thermal Via. Size should be .300mm – .350mm in diameter, 1.00mm pitch, and it should be connected to GND plane for maximum thermal performance.

Green rectangle (with shaded area) indicates Solder Stencil Opening on exposed pad area. Size should be 1.00mm × 1.00mm in size, 1.20mm pitch.