INTRODUCTION

The dsPIC33CK256MP508 device family includes many new features and changes from the dsPIC33EPXXXMC50X device family. The code developed for the dsPIC33EPXXXMC50X family devices can be ported to the dsPIC33CK256MP508 family devices after making the appropriate changes, as described in this document. The dsPIC33CK256MP508 family devices feature many improvements and new capabilities, such as:

- Higher Speed (100 MIPS) CPU with Additional Instructions for Improved Control Loop Execution
- Flash Program Memory up to 256 Kbytes
- RAM up to 24 Kbytes
- New High-Resolution PWM (250 ps) with Additional Features
- Higher Speed ADC (3.5 Msps) with Additional Channels (up to 24)
- New High-Speed Analog Comparator with Slope Compensation DAC
- Three Dedicated Operational Amplifiers
- New Controller Area Network (CAN FD) modules
- Current Bias Generators (CBG) with Advanced Controls
- New SPI with Audio Codec Support
- New UART with Advanced Protocol Support
- Additional Instances of UART, SPI and I²C
- New Capture/Compare/PWM/Timer (MCCP/SCCP) Asynchronous Modules that are able to Operate at Higher Clock Speeds than the CPU Clock
- Improved Oscillator System with Flexible Auxiliary PLL
- Additional Functional Safety Features:
  - New dual WDT
  - RAM Built-In Self-Test (MBIST)
  - Backup FRC oscillator
  - Capacitorless voltage regulator
  - ECC with new Fault Injection and Status registers

MIGRATION OVERVIEW

This migration and performance enhancement guide discusses several enhancements, changes and application migration considerations related to the dsPIC33CK256MP508 family devices. The following are the key migration considerations:

- Pinouts of all packages have changed
- SFR addresses have changed
- Peripheral Pin Select (PPS) mappings have changed
- Interrupt Vector Tables (IVTs) have changed
- I/O Port Change Notification Control registers have changed
- New peripherals:
  - High-Resolution PWM
  - CAN FD
  - Multiprotocol UART
  - DAC/Comparators
  - Dual WDT
  - Deadman Timer
  - Configurable Logic Cell (CLC)
  - Parallel Master Port (PMP)
  - Single-Edge Nibble Transmission (SENT)
- Clocking options and assignments for peripherals have changed
- Device Configuration registers have changed

Each section of this document describes one peripheral or major feature of the dsPIC33CK256MP508 family devices. For more information on new or modified modules, refer to the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).

Topics Covered Include:

- CPU ................................................................. 2
- High-Speed, 12-Bit Analog-to-Digital Converter (ADC) ....... 2
- High-Resolution PWM with Fine Edge Placement ..... 2
- High-Speed Analog Comparator with Slope Compensation DAC ........................................... 2
- Controller Area Network Flexible Data-Rate (CAN FD) Module ................................................. 3
- Operational Amplifiers ........................................ 3
- Multiprotocol Universal Asynchronous Receiver Transmitter (UART) ............................................. 3
- Serial Peripheral Interface (SPI) ......................... 3
- Capture/Compare/PWM/Timer Modules (MCCP and SCCP) .................................................. 4
- Oscillator Configuration .................................. 6
- DMA Controller ........................................... 6
- Capacitorless Regulator .................................. 6
- I/O Ports .................................................. 6
CPU

The CPU on dsPIC33CK256MP508 family devices is essentially the same as the dsPIC33EPXXXMC50X CPU, but has a few additional instructions and can be operated at higher speeds. The CPU and Flash support higher instruction rates, up to 100 MIPS.

All instructions from the dsPIC33EPXXXMC50X devices will execute on the dsPIC33CK256MP508 family. Additional instructions have been added to offload software calculations in tight control loops. The new instructions are:

- BFINT
- BFINS
- DIVF2
- DIV2.S and DIV2.U
- Extensions to the DO instruction
- FLIM and FLIM.V
- MAX and MAX.V
- MIN and MIN.V
- NORM
- LAC.D
- SAC.D

The DSP Accumulator registers, ACCA and ACCB, have been added to the shadow register set for context save/restore of DSP operations.

For more information, refer to Section 3.0 “CPU” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349). For additional instruction set information, see the “16-Bit MCU and DSC Programmer’s Reference Manual” (DS70000157).

HIGH-SPEED, 12-BIT ANALOG-TO-DIGITAL CONVERTER (ADC)

The dsPIC33CK256MP508 family’s ADC has increased capabilities and features compared to the dsPIC33EPXXXMC50X family ADC. The main difference is the number of ADC cores. The dsPIC33EPXXXMC50X family implements one ADC core that has up to four Sample-and-Hold circuits to support 10-bit simultaneous sampling. The dsPIC33CK256MP508 family implements three 12-bit ADC cores. Additional differences are:

- The dsPIC33CK256MP508 devices have additional input channels, up to 24
- The dsPIC33CK256MP508 family ADC can operate faster, up to 3.5 Msps
- The dsPIC33CK256MP508 devices include four digital comparators
- The dsPIC33CK256MP508 devices include four oversampling filters

The register interface is significantly different and includes many new registers for the oversampling filters and digital comparators. There are also separate instances for a control register for each of the ADC cores.

HIGH-RESOLUTION PWM WITH FINE EDGE PLACEMENT

The dsPIC33CK256MP508 family has a new PWM module with increased resolution, up to 250 ps, and additional features and functions. The register interface is similar for the basic functions, but has many additions for new features. The synchronization and triggering methods have been changed and expanded to support more applications. The Fault inputs have been replaced with four highly configurable PWM Control Input (PCI) interfaces, per PWM generator instance, to allow for complex signal conditioning. Some of the new features include advanced data buffering, combinational triggers, combinational logic output and PWM event outputs. These features allow offloading the CPU when performing complex control algorithms.

For more detailed information, see Section 12.0 “High-Resolution PWM with Fine Edge Placement” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).

HIGH-SPEED ANALOG COMPARATOR WITH SLOPE COMPENSATION DAC

The dsPIC33CK256MP508 family uses new comparator/DAC modules that feature a high-speed slope compensation DAC. The DAC supports high-speed ramping profiles that can be used in many control loops. The dsPIC33CK256MP508 devices have three instances of comparator/DACs, and the DACs are based on a Pulse Density Modulation (PDM) technique that allows fast changes in the DAC output voltage. Due to this design, the dsPIC33CK256MP508 devices do not have an external EXTREF1/2 reference. The PDM DAC supports Static DC, Slope, Hysteresis and Triangle Ramp modes. The comparator/DAC is tightly coupled with the ADC and PWM.

For more detailed information, see Section 14.0 “High-Speed Analog Comparator with Slope Compensation DAC” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).
CONTROLLER AREA NETWORK FLEXIBLE DATA-RATE (CAN FD) MODULE

The dsPIC33CK256MP508 family has two instances of a new CAN module that supports CAN FD. The CAN FD protocol supports a larger data field and faster speeds to allow for higher bandwidth.

The new CAN FD module also supports older CAN versions, including Version 2.0, which the dsPIC33EPXXXMC50X devices support. The register interface has changed significantly and no longer uses the DMA for data transfer, as used on the dsPIC33EPXXXMC50X devices. Instead of using the DMA, the dsPIC33CK256MP508 family allows the CAN to access RAM directly. The CAN FD module has seven configurable FIFOs that can be used for either transmit or receive, with the data stored in RAM itself.

For more detailed information, see Section 11.0 “Controller Area Network (CAN FD) Module” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).

OPERATIONAL AMPLIFIERS

The op amp/comparators on the dsPIC33EPXXXMC50X devices have been replaced with dedicated operational amplifiers and separate comparators (see the “High-Speed Analog Comparator with Slope Compensation DAC” section) on the dsPIC33CK256MP508 devices.

The dsPIC33CK256MP508 family provides up to three instances of op amp depending on the package pin count. The op amps are controlled by two SFR registers: AMPCON1L and AMPCON1H, and remain in a low-power state until the AMPON bit is set. Each op amp can then be enabled independently by setting the corresponding AMPENx bit (x = 1, 2, 3).

For more detailed information, see Section 27.0 “Operational Amplifier” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).

MULTIPROTOCOL UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

The dsPIC33CK256MP508 family devices have new UART modules with protocol support. Some of the supported protocols are LIN, DMX and smart card. The register interface has many differences to support the new features, including three multiple use data SFRs (UxP1, UxP2, UxP3) for the protocol modes. The UART features a new fractional Baud Rate Generator mode that improves target accuracy to common UART speeds.

In LIN mode, the UART supports a new optional built-in checksum generation and verification. Two SFRs, UxTXCHK and UxRXCHK, provide access to the checksum values.

The UART has an additional ‘Event’ interrupt (UxEVT) in addition to the transmit, receive and error interrupts. The ‘Event’ interrupt will trigger on auto-baud, Break, wake from Sleep and smart card events.

For more detailed information, see Section 16.0 “Universal Asynchronous Receiver Transmitter (UART)” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).

SERIAL PERIPHERAL INTERFACE (SPI)

The dsPIC33CK256MP508 family devices feature an additional instance of SPI modules with increased capabilities, including audio codec support. The dsPIC33CK256MP508 family’s SPI has the following additional features:

• Configurable Data Width up to 32 Bits
• Separate TX and RX Buffers
• Deeper Data Buffers up to 32 Deep
• Dedicated Interrupts for TX and RX
• Configurable Clocking Options Including REFO

In addition to basic framed SPI protocol, the modules also support four different Audio modes including:

• I²S mode
• Left Justified mode
• Right Justified mode
• PCM/DSP mode

The register interface has significant changes to support the new features. On dsPIC33CK256MP508 family 48, 64 and 80-pin devices, the SPI instance of SPI2 can operate up to 50 MHz speed when selected as a non-PPS (dedicated) pin. The election is done using the SPI2PIN bit (FDEVOPT[13]).

For more detailed information, see Section 17.0 “Serial Peripheral Interface (SPI)” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).
CAPTURE/COMPARE/PWM/TIMER MODULES (MCCP AND SCCP)

This section provides a brief summary of the new MCCP/SCCP modules in the dsPIC33CK256MP508 family devices. In addition to Timer1 on the dsPIC33CK256MP508 family devices, the dsPIC33CK256MP508 family devices include several universal Capture/Compare/PWM/Timer modules, which provide the functionality of three different peripherals of the earlier dsPIC33 devices. These modules can operate in one of three major modes:

• General Purpose Timer (TMR)
• Output Compare/PWM (OC)
• Input Capture (IC)

The module is provided in two different forms, distinguished by the number of PWM outputs that the module can generate. Single output modules (SCCPs) provide only one PWM output. Multiple output modules (MCCPs) can provide up to six outputs and an extended range of power control features depending on the pin count of the particular device. All other features of the modules are identical.

The dsPIC33CK256MP508 devices have one MCCP module and eight SCCP modules. Table 1 shows the possible maximum number of timers, input capture and output compare peripherals available on the dsPIC33CK256MP508 family devices.

TABLE 1: MAXIMUM NUMBER OF PERIPHERALS FOR dsPIC33EPXXXMC50X AND dsPIC33CK256MP508 FAMILIES

<table>
<thead>
<tr>
<th>Peripheral</th>
<th>dsPIC33EPXXXMC50X</th>
<th>dsPIC33CK256MP508</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Capture</td>
<td>4</td>
<td>9 (MCCP/SCCP)</td>
</tr>
<tr>
<td>Output Compare</td>
<td>4</td>
<td>9 (MCCP/SCCP)</td>
</tr>
<tr>
<td>16-Bit Timer</td>
<td>5</td>
<td>1 (TMR) + 9 (MCCP/SCCP)</td>
</tr>
</tbody>
</table>
General Purpose Timer (TMR)

The MCCP/SCCP can be used as a 32-bit general purpose timer or two 16-bit timers. Both 16-bit timers can generate an interrupt and one timer can also provide a trigger to other peripherals.

Setting the T32 bit configures the MCCP/SCCP module as a single 32-bit timer. Table 2 shows the features comparison between previous TMR modules and the new MCCP/SCCP module in Timer mode.

<table>
<thead>
<tr>
<th>Feature</th>
<th>TMR Module</th>
<th>MCCP/SCCP Module</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of 16-Bit Timers per Module</td>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td>Number of 32-Bit Timers per Module</td>
<td>Two modules are required</td>
<td>1</td>
</tr>
<tr>
<td>Trigger to Other Module</td>
<td>Matches the timer rollover</td>
<td>Can be configured at a different time than the timer rollover</td>
</tr>
<tr>
<td>Clock Synchronization</td>
<td>Synchronous only (except Timer1)</td>
<td>Asynchronous or synchronous</td>
</tr>
<tr>
<td>Clock Source and Maximum Clock Frequency</td>
<td>Clocked from CPU clock only; frequency is limited by CPU clock</td>
<td>If the module is clocked from REFO, then it can be any clock source and frequency is not limited by CPU clock</td>
</tr>
</tbody>
</table>

Output Compare/PWM (OC)

The MCCP/SCCP offers new features, such as 32-bit operation and a variety of output modes. Table 3 shows the features comparison between the previous OC module and the new MCCP/SCCP module in PWM mode.

<table>
<thead>
<tr>
<th>Feature</th>
<th>OC Module</th>
<th>MCCP/SCCP Module</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of PWM Outputs</td>
<td>One</td>
<td>One for SCCP and up to six for MCCP</td>
</tr>
<tr>
<td>Motor Control and Switching Applications</td>
<td>Not supported</td>
<td>Supported (DC, BLDC motors, half and full-bridge switches)</td>
</tr>
<tr>
<td>Output Modes</td>
<td>Single Output mode</td>
<td>Single Output mode, Brush DC Motor Output mode (forward and reverse), Half-Bridge Output mode, Push-Pull Output mode, Output Scan mode</td>
</tr>
<tr>
<td>Dead-Time Control</td>
<td>Not supported</td>
<td>Supported</td>
</tr>
<tr>
<td>Number of Modules for 32-Bit Operation</td>
<td>Two modules are required</td>
<td>One</td>
</tr>
<tr>
<td>Clock Source and Maximum Clock Frequency</td>
<td>Clocked from CPU clock only; frequency is limited by CPU clock</td>
<td>If module is clocked from REFO, then it can be any clock source and frequency is not limited by CPU clock</td>
</tr>
</tbody>
</table>

Input Capture (IC)

The MCCP/SCCP module can also be used as an input capture module in 16-bit or 32-bit mode. It is different from the previous dedicated peripheral, where two IC modules were required for 32-bit operation. In Input Capture mode, the MCCP/SCCP module can be asynchronous and work from any clock source if it is used with the REFO module.

For more information, refer to Section 22.0 “Capture/Compare/PWM/Timer Modules (SCCP/MCCP)” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).
OSCILLATOR CONFIGURATION

The dsPIC33EPXXXMC50X and dsPIC33CK256MP508 families have a similar oscillator system with a few differences:
- New high-speed PLL
- Configurable auxiliary PLL
- Dedicated CAN clock output

PLL

The dsPIC33CK256MP508 features a new high-speed PLL that has some additional features and available output options. The PLL in the dsPIC33CK256MP508 devices can operate up to 1.6 GHz and has dual post-scalers for additional frequency division resolution. The PLL subsystem also has some fixed dividers that directly feed some of the high-speed peripherals, such as the ADC, PWM and comparator/DAC. The register interfaces are very similar, however, there is an additional register, PLLDIV, that controls a pair of post-scalers.

Auxiliary PLL Module

The dsPIC33EPXXXMC50X devices implement only one PLL that is shared by both the CPU and peripherals. The dsPIC33CK256MP508 family has a 2nd PLL instance that can be independently configured to allow peripherals to run at different speeds, such as the PWM, ADC or DAC. Like the dsPIC33CK256MP508 family's main PLL, the auxiliary PLL features a configurable feedback divider, and pre- and post-dividers for maximum flexibility. The auxiliary PLL has its own SFRs to configure: ACLKCON1, APLLFB Divide, and APLLDIV1.

CAN Clock Control

The dsPIC33CK256MP508 family implements a new CAN-specific Clocking Control register, CANCLKCON. It allows a discrete clock for the CAN FD module and has many clock input sources and a configurable post-divider for maximum flexibility.

For more detailed information, see Section 9.0 “Oscillator with High-Frequency PLL Configuration” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).

DMA CONTROLLER

The dsPIC33CK256MP508 family implements a different DMA controller than the dsPIC33EPXXXMC50X devices. The architecture is similar, but the register interface is completely different. Both device families implement four unidirectional channels between a peripheral and RAM, with triggering based on inter-rupts. The dsPIC33EPXXXMC50X devices’ DMA was limited to a set number of peripherals that were DMA capable. However, the dsPIC33CK256MP508 family's DMA is based on addresses and can support any peripheral address, and includes data bus collision detection to prevent CPU stalls.

For more detailed information, see Section 10.0 “Direct Memory Access (DMA) Controller” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).

CAPACITORLESS REGULATOR

The dsPIC33CK256MP508 family features a new capacitorless voltage regulator. The dsPIC33CK256MP508 family does not require a large capacitor for the core voltage and removes the potential of shorting the core voltage to other voltages. The dsPIC33CK256MP508 family features three regulators; two regulators power the core and one regulator powers the PLLs. Regulator control during Sleep has changed slightly with the VREGSF bit (RCON[11]) being replaced with the LPWREN bit (VREGCON[15]). The VREGCON register also has controls for placing the three regulators in lower power modes.

For more information, refer to Section 30.4 “On-Chip Voltage Regulators” within Section 30.0 “Special Features” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).

I/O PORTS

The dsPIC33EPXXXMC50X and dsPIC33CK256MP508 families are not pin compatible and have different pin-outs on all packages. Refer to the “Pin Diagrams” section in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349) for details.

The dsPIC33CK256MP508 devices also implement enhanced Change Notification (CN), including some additional SFRs. The enhanced functionality includes:
- Port Change or Edge Detection modes
- Individual port CN enables
- Individual port CN status bits
- Individual port CN interrupt enables and flags

The individual controls and status bits allow user software to know which port instance (0-15), within the port, has had an event without having to read the port SFR to determine which has changed.

For more detailed information, see Section 8.0 “I/O Ports” in the “dsPIC33CK256MP508 Family Data Sheet” (DS70005349).
APPENDIX A:  REVISION HISTORY

Revision A (April 2019)

This is the initial version of this document.
Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.”

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer’s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Trademarks
The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBox, KeeLoq, Kleer, LANcheck, LINK MD, maxXStylus, maxXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelIMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.
SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.
Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.
GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.
All other trademarks mentioned herein are property of their respective companies.
© 2019, Microchip Technology Incorporated, All Rights Reserved.
# Worldwide Sales and Service

## AMERICAS
**Corporate Office**
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7200
Fax: 480-792-7277
Technical Support: [http://www.microchip.com/support](http://www.microchip.com/support)
Web Address: [www.microchip.com](http://www.microchip.com)

- **Atlanta**
  - Duluth, GA
  - Tel: 678-957-9614
  - Fax: 678-957-1455

- **Austin, TX**
  - Tel: 512-257-3370

- **Boston**
  - Westborough, MA
  - Tel: 774-760-0087
  - Fax: 774-760-0088

- **Chicago**
  - Itasca, IL
  - Tel: 630-285-0071
  - Fax: 630-285-0075

- **Dallas**
  - Addison, TX
  - Tel: 972-818-7423
  - Fax: 972-818-2924

- **Detroit**
  - Novi, MI
  - Tel: 248-848-4000

- **Houston, TX**
  - Tel: 281-894-5983

- **Indianapolis**
  - Noblesville, IN
  - Tel: 317-773-8323
  - Fax: 317-773-5453
  - Tel: 317-536-2380

- **Los Angeles**
  - Mission Viejo, CA
  - Tel: 949-462-9523
  - Fax: 949-462-9608
  - Tel: 951-273-7800

- **Raleigh, NC**
  - Tel: 919-844-7510

- **New York, NY**
  - Tel: 631-435-6000

- **San Jose, CA**
  - Tel: 408-735-9110
  - Tel: 408-436-4270

- **Canada - Toronto**
  - Tel: 905-695-1980
  - Fax: 905-695-2078

## ASIA/PACIFIC

- **Australia - Sydney**
  - Tel: 61-2-9888-6733

- **China - Beijing**
  - Tel: 86-10-8569-7000

- **China - Chengdu**
  - Tel: 86-28-8665-5511

- **China - Chongqing**
  - Tel: 86-23-8980-9588

- **China - Dongguan**
  - Tel: 86-769-8702-9980

- **China - Guangzhou**
  - Tel: 86-20-8755-8029

- **China - Hangzhou**
  - Tel: 86-571-8792-8115

- **China - Hong Kong SAR**
  - Tel: 852-2943-5100

- **China - Nanjing**
  - Tel: 86-25-8502-7355

- **China - Shanghai**
  - Tel: 86-21-3326-8000

- **China - Shenyang**
  - Tel: 86-24-2334-2829

- **China - Shenzhen**
  - Tel: 86-755-8864-2200

- **China - Suzhou**
  - Tel: 86-186-6233-1526

- **China - Wuhan**
  - Tel: 86-27-8580-5300

- **China - Xian**
  - Tel: 86-29-8833-7252

- **China - Xiamen**
  - Tel: 86-592-2386138

- **China - Zuhai**
  - Tel: 86-756-8210040

- **India - Bangalore**
  - Tel: 91-80-3090-4444

- **India - New Delhi**
  - Tel: 91-11-4160-8631

- **India - Pune**
  - Tel: 91-20-4121-0141

- **Japan - Osaka**
  - Tel: 81-6-6152-7160

- **Japan - Tokyo**
  - Tel: 81-3-6880-3770

- **Korea - Daegu**
  - Tel: 82-53-744-4301

- **Korea - Seoul**
  - Tel: 82-2-554-7200

- **Malaysia - Kuala Lumpur**
  - Tel: 60-3-7651-7906

- **Malaysia - Penang**
  - Tel: 60-4-227-8870

- **Philippines - Manila**
  - Tel: 63-2-634-9065

- **Singapore**
  - Tel: 65-6334-8870

- **Taiwan - Hsin Chu**
  - Tel: 886-3-577-8366

- **Taiwan - Kaohsiung**
  - Tel: 886-7-213-7830

- **Taiwan - Taipei**
  - Tel: 886-2-2508-8600

- **Thailand - Bangkok**
  - Tel: 66-2-694-1351

- **Vietnam - Ho Chi Minh**
  - Tel: 84-8-5446-2100

## EUROPE

- **Austria - Wels**
  - Tel: 43-7242-2244-39
  - Fax: 43-7242-2244-36

- **Denmark - Copenhagen**
  - Tel: 45-4450-2828
  - Fax: 45-4485-2829

- **Finland - Espoo**
  - Tel: 358-9-4520-820

- **France - Paris**
  - Tel: 33-1-69-53-63-20
  - Fax: 33-1-69-30-90-79

- **Germany - Garching**
  - Tel: 49-8931-9700

- **Germany - Haan**
  - Tel: 49-2129-376400

- **Germany - Heilbronn**
  - Tel: 49-7131-67-3636

- **Germany - Karlsruhe**
  - Tel: 49-721-625370

- **Germany - Munich**
  - Tel: 49-89-627-144-0
  - Fax: 49-89-627-144-44

- **Germany - Rosenheim**
  - Tel: 49-8031-354-560

- **Israel - Ra'anana**
  - Tel: 972-9-744-7705

- **Italy - Milan**
  - Tel: 39-0331-742611
  - Fax: 39-0331-466781

- **Italy - Padova**
  - Tel: 39-049-762586

- **Netherlands - Drunen**
  - Tel: 31-416-690399
  - Fax: 31-416-690340

- **Norway - Trondheim**
  - Tel: 47-7288-4388

- **Poland - Warsaw**
  - Tel: 48-22-3325737

- **Romania - Bucharest**
  - Tel: 40-21-407-87-50

- **Spain - Madrid**
  - Tel: 34-91-708-08-90
  - Fax: 34-91-708-08-91

- **Sweden - Gothenburg**
  - Tel: 46-31-704-60-40

- **Sweden - Stockholm**
  - Tel: 46-8-5090-4654

- **UK - Wokingham**
  - Tel: 44-118-921-5800
  - Fax: 44-118-921-5820