The PIC18F66K80 family devices that you have received conform functionally to the current Device Data Sheet (DS30009977G), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC18F66K80 silicon.

For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger:

1. Using the appropriate interface, connect the device to the hardware debugger.
2. Open an MPLAB IDE project.
3. Configure the MPLAB IDE project for the appropriate device and hardware debugger.
4. Based on the version of MPLAB IDE you are using, do one of the following:
   a) For MPLAB IDE 8, select Programmer > Reconnect.
   b) For MPLAB X IDE, select Window > Dashboard and click the Refresh Debug Tool Status icon ( ).
5. Depending on the development tool used, the part number and Device Revision ID value appear in the Output window.

Data Sheet clarifications and corrections start on page 10, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB® IDE and Microchip’s programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

The DEVREV values for the various PIC18F66K80 silicon revisions are shown in Table 1.

### TABLE 1: SILICON DEVREV VALUES

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Device ID(1)</th>
<th>Revision ID for Silicon Revision(2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC18F66K80</td>
<td>60E0</td>
<td>A2 A3 A4 A6</td>
</tr>
<tr>
<td>PIC18F65K80</td>
<td>6140</td>
<td></td>
</tr>
<tr>
<td>PIC18F46K80</td>
<td>6100</td>
<td></td>
</tr>
<tr>
<td>PIC18F45K80</td>
<td>6160</td>
<td></td>
</tr>
<tr>
<td>PIC18F26K80</td>
<td>6120</td>
<td>2h 3h 4h 6h</td>
</tr>
<tr>
<td>PIC18F25K80</td>
<td>6180</td>
<td></td>
</tr>
<tr>
<td>PIC18LF66K80</td>
<td>61C0</td>
<td></td>
</tr>
<tr>
<td>PIC18LF65K80</td>
<td>6220</td>
<td></td>
</tr>
<tr>
<td>PIC18LF46K80</td>
<td>61E0</td>
<td></td>
</tr>
<tr>
<td>PIC18LF45K80</td>
<td>6240</td>
<td></td>
</tr>
<tr>
<td>PIC18LF26K80</td>
<td>6200</td>
<td></td>
</tr>
<tr>
<td>PIC18LF25K80</td>
<td>6260</td>
<td></td>
</tr>
</tbody>
</table>

**Note:** This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A6).

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

---

1. The Device IDs (DEVID and DEVREV) are located at the last two implemented addresses of Configuration memory space. They are shown in hexadecimal in the format, “DEVID DEVREV”.
2. Refer to the “PIC18FXXK80 Family Flash Microcontroller Programming Specification” (DS39972) for detailed information on Device and Revision IDs for your specific device.

---

© 2011-2018 Microchip Technology Inc. DS80000519P-page 1
TABLE 2: SILICON ISSUE SUMMARY

<table>
<thead>
<tr>
<th>Module/Feature</th>
<th>Item Number</th>
<th>Issue Summary</th>
<th>Affected Revisions&lt;sup&gt;(1)&lt;/sup&gt;</th>
</tr>
</thead>
<tbody>
<tr>
<td>Analog-to-Digital</td>
<td>A/D</td>
<td>The 12-bit A/D performance is outside the data sheet’s A/D Converter specifications.</td>
<td>A2 A3 A4 A6</td>
</tr>
<tr>
<td>Converter (A/D)</td>
<td>Performance</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EUSART</td>
<td>Synchronous</td>
<td>When using the Synchronous Transmit mode, transmitted data may become corrupted if using the TXxFIF bit to determine when to load the TXRXF register.</td>
<td>X</td>
</tr>
<tr>
<td>Transmit</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ECCP</td>
<td>Auto-Shutdown</td>
<td>The tri-state setting of the auto-shutdown feature in the enhanced PWM will not successfully drive the pin to tri-state.</td>
<td>X X X X</td>
</tr>
<tr>
<td>ECAN</td>
<td>CAN Clock</td>
<td>The CLKSEL bit in the CIOCON register is modifiable while the ECAN module is active.</td>
<td>X</td>
</tr>
<tr>
<td>Source Selection</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ultra Low-Power Sleep</td>
<td>Sleep Entry</td>
<td>Entering Ultra Low-Power Sleep mode by setting RETE = 0 and SRETE = 1, will cause the part to not be programmable through ICSP™.</td>
<td>X</td>
</tr>
<tr>
<td>IPD and IDD</td>
<td>Maximum Limit</td>
<td>Maximum current limits may be higher than specified in Table 31-2 of the data sheet.</td>
<td>X</td>
</tr>
<tr>
<td>Reset (BOR)</td>
<td>Enable/Disable</td>
<td>An unexpected Reset may occur if the Brown-out Reset module (BOR) is disabled and then re-enabled, when the High/ Low-Voltage Detection module (HLVD) is not enabled (HLVDCON&lt;4&gt; = 0).</td>
<td>X X X X</td>
</tr>
<tr>
<td>ECAN</td>
<td>EWIN</td>
<td>The enhanced window address feature, EWIN&lt;4:0&gt;, in the ECANCON register, will not move the BnCON 0&lt;5 registers into the access window of RAM.</td>
<td>X</td>
</tr>
<tr>
<td>MCLRE</td>
<td>Master Clear</td>
<td>The Master Clear pin will not be readable when MCLRE is set to off for all 28-pin part variants (PIC18F2XXK80).</td>
<td>X X X X</td>
</tr>
<tr>
<td>Enable</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Timer1/Timer3</td>
<td>Gated Enable</td>
<td>Timer1 and Timer3 gate control will not function up to the speed of Fosc when the TxCON is set to the system clock (TxCON&lt;7:6&gt; = 01).</td>
<td>X</td>
</tr>
<tr>
<td>Timer1/Timer3</td>
<td>Interrupt</td>
<td>When the timer is operated in Asynchronous External Input mode, unexpected interrupt flag generation may occur.</td>
<td>X X X X</td>
</tr>
<tr>
<td>Primary Oscillator</td>
<td>XT Mode</td>
<td>XT Primary Oscillator mode does not reliably function when the driving crystals are above 3 MHz.</td>
<td>X X X</td>
</tr>
<tr>
<td>ECAN</td>
<td>Disable/Sleep mode</td>
<td>Disable/Sleep mode reverts CANTX control to TRISx/LATx instead of going to Recessive state.</td>
<td>X X X X</td>
</tr>
<tr>
<td>ECAN</td>
<td>CLKSEL bit</td>
<td>Setting CLKSEL bit of CIOCON can occasionally lead to missed incoming CAN messages.</td>
<td>X X X X</td>
</tr>
<tr>
<td>EUSART</td>
<td>Receive Interrupt</td>
<td>Unintended double execution of CALL instruction.</td>
<td>X X X X</td>
</tr>
</tbody>
</table>

Note 1: Only those issues indicated in the last column apply to the current silicon revision.
Silicon Errata Issues

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A6).

1. Module: Analog-to-Digital Converter (A/D)

The 12-bit A/D performance is outside the datasheet’s A/D Converter specifications. When used as a 12-bit A/D, the possible issues are: high offset error, up to a maximum of ±25 LSBs at 25°C, ±30 LSBs at 85°C, 125°C and -40°C; high DNL error, up to a maximum of +6.0/-4.0 LSBs; and multiple missing codes, up to a maximum of twenty. Users should evaluate the 12-bit A/D performance in their application using the suggested work around below. See Table 3 for guidance specifications.

The 12-bit A/D issues will be fixed in future revisions of this part. Reduced bit resolution specifications can be derived by dividing, as appropriate. For instance, 10-bit guidance is obtained by dividing the parameters in Table 3 by four.

A/D Offset

The A/D may have high offset error, up to a maximum of ±25 LSBs; it can be used if the A/D is calibrated for the offset.

Work around

Calibrate for offset in Single-Ended mode by connecting A/D +ve input to ground and taking the A/D reading. This will be the offset of the device and can be used to compensate for the subsequent A/D readings on the actual inputs.

TABLE 3: A/D CONVERTER CHARACTERISTICS

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>A01</td>
<td>NR</td>
<td>Resolution</td>
<td>—</td>
<td>—</td>
<td>12</td>
<td>bit</td>
<td>8REF ≥ 5.0V</td>
</tr>
<tr>
<td>A03</td>
<td>EIL</td>
<td>Integral Linearity Error</td>
<td>—</td>
<td>—</td>
<td>±10.0</td>
<td>LSB</td>
<td>8REF ≥ 5.0V</td>
</tr>
<tr>
<td>A04</td>
<td>EDL</td>
<td>Differential Linearity Error</td>
<td>—</td>
<td>—</td>
<td>+6.0/-4.0</td>
<td>LSB</td>
<td>8REF ≥ 5.0V</td>
</tr>
<tr>
<td>A06</td>
<td>EOFF</td>
<td>Offset Error</td>
<td>—</td>
<td>—</td>
<td>±25</td>
<td>±30</td>
<td>8REF ≥ 5.0V, TEMP = 25°C</td>
</tr>
<tr>
<td>A07</td>
<td>EGN</td>
<td>Gain Error</td>
<td>—</td>
<td>—</td>
<td>±15</td>
<td>LSB</td>
<td>8REF ≥ 5.0V</td>
</tr>
<tr>
<td>A10</td>
<td>—</td>
<td>Monotonicity(1)</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>VSS ≤ VAIN ≤ 8REF</td>
<td></td>
</tr>
<tr>
<td>A20</td>
<td>8VREF</td>
<td>Reference Voltage Range (8REFH – 8REFL)</td>
<td>3</td>
<td>—</td>
<td>AVDD – AVSS</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>A21</td>
<td>VREFH</td>
<td>Reference Voltage High</td>
<td>AVSS + 3.0V</td>
<td>—</td>
<td>AVDD + 0.3V</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>A22</td>
<td>VREFL</td>
<td>Reference Voltage Low</td>
<td>AVSS – 0.3V</td>
<td>—</td>
<td>AVDD – 3.0V</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>A25</td>
<td>VAIN</td>
<td>Analog Input Voltage</td>
<td>VREFL</td>
<td>—</td>
<td>VREFH</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

Note 1: The A/D conversion result never decreases with an increase in the input voltage.

Affected Silicon Revisions

<table>
<thead>
<tr>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A6</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>
2. Module: EUSART

In Synchronous Transmit mode, data may be corrupted if using the TXxIF bit to determine when to load the TXREGx register. One or more of the intended transmit messages may be incorrect.

Work around
A fixed delay added before loading TXREGx may not be a reliable work around. When loading the TXREGx, check that the TRMT bit inside of the TXSTAx register is set instead of checking the TXxIF bit. The following code can be used:

```
while(!TXSTAxbits.TRMT);
// wait to load TXREGx until TRMT is set
```

Affected Silicon Revisions

<table>
<thead>
<tr>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A6</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

3. Module: ECCP

The tri-state setting of the auto-shutdown feature, in the enhanced PWM will not successfully drive the pin to tri-state. The pin will remain an output and should not be driven externally. All tri-state settings will be affected.

Work around
Use one of the other two auto-shutdown states, as outlined in the data sheet.

Affected Silicon Revisions

<table>
<thead>
<tr>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A6</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>

4. Module: ECAN

The CLKSEL bit in the CIOCOn register remains modifiable while the ECAN module is not in Configuration mode. Accidental state changes of this bit will result in immediate bit clock changes that will affect all nodes on the bus.

Work around
While the ECAN module is in Run mode, do not modify the state of the CLKSEL bit in the CIOCOn register unless the CAN module is first changed into Configuration mode.

Affected Silicon Revisions

<table>
<thead>
<tr>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A6</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

5. Module: Ultra Low-Power Sleep

Entering Ultra Low-Power Sleep mode by setting RETEN = 0 and SRETEN = 1 will cause the part to not be programmable through ICSP™. This issue occurs when the RETEN fuse bit in CONFIG1L<0> is cleared to '0', the SRETEN bit in the WDTCOn register is set to '1' and a SLEEP instruction is executed within the first 350 µs of code execution. This happens after a Reset event, causing the part to enter Ultra Low-Power Sleep mode.

Work around
Use Normal Sleep and Low-Power Sleep modes only, or on any Reset, ensure that at least 350 µs pass before executing a SLEEP instruction when ULP is enabled. To ensure the Ultra Low-Power Sleep mode is not enabled, the RETEN fuse bit in CONFIG1L<0> should be set to a '1' and the SRETEN bit in the WDTCOn register should be cleared to a '0'. The following code can be used:

```
//This will ensure the RETEN fuse is set to 1
#pragma config RETEN = OFF

//This will ensure the SRETEN bit is 0
WDTCONbits.SRETEN = 0;
```

If the Ultra Low-Power Sleep mode is needed, then the user must ensure that the minimum time, before the first SLEEP instruction is executed, is greater than 350 µs.

Affected Silicon Revisions

<table>
<thead>
<tr>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A6</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
6. **Module: IPD and IDD**

   The IPD and IDD limits do not match the data sheet. The IPD values, shown in **bold** in Section 31.2 “DC Characteristics: Power-Down and Supply Current PIC18F66K80 Family (Industrial/Extended)” (below), reflect the updated silicon maximum limits.

   All IDD maximum limits will equal 2.8 times the value listed in the data sheet.

**Affected Silicon Revisions**

<table>
<thead>
<tr>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A6</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>X</td>
</tr>
</tbody>
</table>

### 31.2 DC Characteristics: Power-Down and Supply Current

**PIC18F66K80 Family (Industrial/Extended)**

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Device Type</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power-Down Current (IPD)&lt;sup&gt;(1)&lt;/sup&gt;</td>
<td>PIC18LFXXK80</td>
<td>0.008</td>
<td>7</td>
<td>µA</td>
<td>-40°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.013</td>
<td>7</td>
<td>µA</td>
<td>+25°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.035</td>
<td>9</td>
<td>µA</td>
<td>+60°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.218</td>
<td>10</td>
<td>µA</td>
<td>+85°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>12</td>
<td>µA</td>
<td>±125°C</td>
</tr>
<tr>
<td></td>
<td>PIC18LFXXK80</td>
<td>0.014</td>
<td>8</td>
<td>µA</td>
<td>-40°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.034</td>
<td>8</td>
<td>µA</td>
<td>+25°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.092</td>
<td>9</td>
<td>µA</td>
<td>+60°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.312</td>
<td>10</td>
<td>µA</td>
<td>+85°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>16</td>
<td>µA</td>
<td>±125°C</td>
</tr>
<tr>
<td></td>
<td>PIC18FXXK80</td>
<td>0.2</td>
<td>9</td>
<td>µA</td>
<td>-40°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.23</td>
<td>9</td>
<td>µA</td>
<td>+25°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.32</td>
<td>10</td>
<td>µA</td>
<td>+60°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.51</td>
<td>11</td>
<td>µA</td>
<td>+85°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5</td>
<td>18</td>
<td>µA</td>
<td>±125°C</td>
</tr>
<tr>
<td></td>
<td>PIC18FXXK80</td>
<td>0.22</td>
<td>10</td>
<td>µA</td>
<td>-40°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.24</td>
<td>10</td>
<td>µA</td>
<td>+25°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.34</td>
<td>11</td>
<td>µA</td>
<td>+60°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.54</td>
<td>12</td>
<td>µA</td>
<td>+85°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5</td>
<td>20</td>
<td>µA</td>
<td>±125°C</td>
</tr>
</tbody>
</table>

**Legend:**
- Shading of rows is to assist in readability of the table.
- Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or VSS, and all features that add delta current disabled (such as WDT, SOSC oscillator, BOR, etc.).
- Note 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.
- The test conditions for all IDD measurements in active operation mode are:
  - OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = Vcc; WDT enabled/disabled as specified.
- Note 3: Standard, low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost.
- Note 4: For LF devices, RETEN (CONFIG1L<0>) = 1.
- Note 5: For F devices, SRETEN (WDTCON<4>) = 1 and RETEN (CONFIG1L<0>) = 0.
7. Module: Reset (BOR)

An unexpected Reset may occur if the Brown-out Reset module (BOR) is disabled, and then re-enabled, when the High/Low-Voltage Detection module (HLVD) is not enabled (HLVDCON<4> = 0). This issue affects BOR modes: BOREN<1:0> = 10 and BOREN<1:0> = 01. In both of these modes, if the BOR module is re-enabled while the device is active, unexpected Resets may be generated.

Work around

If BOR is required and power consumption is not an issue, use BOREN<1:0> = 11. For BOREN<1:0> = 10 mode, either switch to BOREN<1:0> = 11 mode or enable the HLVD (HLVDCON<4> = 1) prior to entering Sleep. If power consumption is an issue and low power is desired, do not use BOREN<1:0> = 10 mode. Instead, use BOREN<1:0> = 01 and follow the steps below when entering and exiting Sleep.

1. Disable BOR by clearing SBOREN (RCON<6> = 0).
   WDTCONbits.SBOREN = 0;
2. Enter Sleep mode (if desired).
   Sleep();
3. After exiting Sleep mode (if entered), enable the HLVD bit (HLVDCON<4> = 1).
   HLVDCONbits.HLVDEN = 1;
4. Wait for the internal reference voltage (TIRVST) to stabilize (typically 25 μs).
   while(!HLVDCONbits.IRVST);
5. Re-enable BOR by setting SBOREN (RCON<6> = 1).
   WDTCONbits.SBOREN = 1;
6. Disable the HLVD by clearing HLVDEN (HLVDCON<4> = 0).
   HLVDCONbits.HLVDEN = 0;

8. Module: ECAN

The enhanced window address feature, EWIN<4:0>, in the ECANCON register, will not move the BnCON 0≤n≤5 registers into the access window of RAM. The rest of the registers in B0 through B5 will be transferred into the access bank successfully. This feature is only available in Mode 1 and Mode 2; Mode 0 applications will not be affected.

Work around

1. Set the ECANCON register EWIN bits to the desired buffer.
   ECANCONbits.EWIN = Buffer_Selection;
2. Decode the desired buffer to each individual Buffer Control register, BnCON 0≤n≤5.
   switch (Buffer_Selection) {
     //EWIN code for Buffer B0
     case 18:
       break;
     //EWIN code for Buffer B5
     case 23:
       break;
     default:
       break;
   }
3. Process information in the selected buffer control register. Note that the BnCON 0≤n≤5 Control registers can be set up for either transmit or receive operations.
   case 18: //Save B0CON and clear flags being processed
     temp = B0CON;
     //clear any flags
     break;
4. Continue processing the rest of the buffer in the windowed location.

Affected Silicon Revisions

<table>
<thead>
<tr>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A6</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>X</td>
<td>X</td>
<td></td>
</tr>
</tbody>
</table>
9. **Module: MCLRE**

The Master Clear pin will not be readable when MCLRE is set to off for all 28-pin part variants (PIC18F2XXK80). When the MCLRE bit, CONFIG3H<7>, is cleared on the 28-pin devices, the MCLR pin will be disabled but input data will not be available on RE3.

**Work around**

None.

**Affected Silicon Revisions**

<table>
<thead>
<tr>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A6</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>

10. **Module: Timer1/Timer3**

Timer1 and Timer3 gate control will not function up to the speed of Fosc when the TxCON is set to the system clock (TxCON<7:6> = 01). Results will always be at the resolution of Fosc/4, although the internal Fosc has been selected as the clock source.

**Work around**

Use the external clock input pin setting, TxCON<7:6> = 10 and TxCON<3> = 0.

**Affected Silicon Revisions**

<table>
<thead>
<tr>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A6</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>X</td>
<td>X</td>
<td></td>
</tr>
</tbody>
</table>

11. **Module: Timer1/Timer3**

When Timer1 or Timer3 is operated in Asynchronous External Input mode, unexpected interrupt flag generation may occur if an external clock edge arrives too soon following a firmware write to the TMRxH:TMRxL registers. An unexpected interrupt flag event may also occur when enabling the module or switching from Synchronous to Asynchronous mode.

**Work around**

This issue only applies when operating the timer in Asynchronous mode. Whenever possible, operate the Timer module in Synchronous mode to avoid spurious timer interrupts.

If Asynchronous mode must be used in the application, potential strategies to mitigate the issue may include any of the following:

- Design the firmware so it does not rely on the TMRxIF flag or keep the respective interrupt disabled. The timer still counts normally and does not reset to 0x0000 when the spurious interrupt flag event is generated.
- Design the firmware so that it does not write to the TMRxH:TMRxL registers or does not periodically disable/enable the timer, or switch modes. Reading from the timer does not trigger the spurious interrupt flag events.
- If the firmware must use the timer interrupts and must write to the timer (or disable/enable, or mode switch the timer), implement code to suppress the spurious interrupt event, should it occur. This can be achieved by following the process shown in Example 1.

---

Example 1:
EXAMPLE 1: ASYNCHRONOUS TIMER MODE WORK AROUND TO AVOID SPURIOUS INTERRUPT

//Timer1 update procedure in asynchronous mode
//The code below uses Timer1 as example

T1CONbits.TMR1ON = 0;       //Stop timer from incrementing
PIE1bits.TMR1IE = 0;        //Temporarily disable Timer1 interrupt vectoring
TMR1H = 0x00;               //Update timer value
TMR1L = 0x00;
T1CONbits.TMR1ON = 1;       //Turn on timer

//Now wait at least two full T1CKI periods + 2TCY before re-enabling Timer1 interrupts.
//Depending upon clock edge timing relative to TMR1H/TMR1L firmware write operation,
//a spurious TMR1IF flag event may sometimes assert. If this happens, to suppress
//the actual interrupt vectoring, the TMR1IE bit should be kept clear until
//after the "window of opportunity" (for the spurious interrupt flag event has passed).
//After the window is passed, no further spurious interrupts occur, at least
//until the next timer write (or mode switch/enable event).

while(TMR1L < 0x02);         //Wait for 2 timer increments more than the Updated Timer
                            //value (indicating more than 2 full T1CKI clock periods elapsed)
NOP();                    //Wait two more instruction cycles
NOP();
PIR1bits.TMR1IF = 0;       //Clear TMR1IF flag, in case it was spuriously set
PIE1bits.TMR1IE = 1;       //Now re-enable interrupt vectoring for timer 1

A2  A3  A4  A6
X   X   X

Affected Silicon Revisions

12. Module: Primary Oscillator (XT Mode)

On some parts, using the XT oscillator at the top end of its specified frequency range (3.0-4.0 MHz) may cause the part to cease driving the oscillator.

Work around

Use the XT mode only for frequencies lower than 3.0 MHz.

Use the HS mode if frequencies greater than 4.0 MHz on a crystal oscillator are required.

Affected Silicon Revisions

A2  A3  A4  A6
X   X   X

13. Module: ECAN

When the ECAN module is placed into Disable/Sleep mode, the CANTX pin will revert to being controlled by the PORTx/TRISx/LATx registers, instead of staying in the recessive state as intended.

Work around

If Disable/Sleep mode of the ECAN is to be used, set the TRIS bit associated with the TX pin (either TRISB2 if the CANMX Configuration bit is set, TRISC6 if the CANMX Configuration bit is cleared on the 28-pin and 40/44-pin packages, or TRISE4 if the CANMX Configuration bit is cleared on 64-pin packages) and ensure that the CANTX line has a proper pull up to VDD. This will ensure that, when the pin is controlled by TRIS/LAT settings, it will be pulled to the CAN Recessive state and not cause issues on the CAN bus.

Affected silicon revisions

A2  A3  A4  A6
X   X   X   X
14. Module: ECAN

A very small number of CAN applications are experiencing a low-failure rate when the microcontroller core is clocked by an oscillator through a PLL (either the PLLCFG bit is cleared or the PLLEN bit of OSCTUNE is set) and the ECAN module is clocked by the same clock without a PLL (the CLKSEL bit of CIOCON is set). This failure mechanism is characterized by incoming CAN messages rarely being missed, with the ECAN module acknowledging the incoming message on the bus but not triggering interrupts or transferring the incoming data into the receive buffers.

Work around

If it is essential that the application never misses a message, it is recommended that both the ECAN module and the microcontroller be clocked either through the PLL or without a PLL. This can be achieved by ensuring that the CLKSEL bit of CIOCON remains cleared.

Affected Silicon Revisions

<table>
<thead>
<tr>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A6</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>

15. Module: EUSART

EUSART Receive Interrupt

If the following conditions are met:
- EUSART receive interrupt is enabled (RCIE = 1)
- EUSART is disabled (SPEN = 0) as the Receive Interrupt (RCIF) is set within the same clock cycle.
- Next instruction is a function call (CALL function).

The called function will be executed twice.

Work around

Disable the Receive Interrupt prior to turning off the EUSART module.

Affected Silicon Revisions

<table>
<thead>
<tr>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A6</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>
Data Sheet Clarifications

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS30009977G):

<table>
<thead>
<tr>
<th>Note:</th>
<th>Corrections are shown in bold. Where possible, the original bold text formatting has been removed for clarity.</th>
</tr>
</thead>
</table>

None.
APPENDIX A: DOCUMENT
REVISION HISTORY

Rev A Document (2/2011)
Initial release of this document; issued for revision, A2. Includes silicon issues 1 (Analog-to-Digital Converter), 2 (EUSART), 3 (ECCP), 4 (ECAN), 5 (Ultra Low-Power Sleep) and 6 (I PD and IDD).

Added silicon issues 7 (Reset – BOR) and 8 (ECAN). Added data sheet clarifications 1, 2 (RXFCON Registers) and 3 (Listen Only Mode).

Rev C Document (9/2011)
Added Table 3, 10-Bit A/D Converter Characteristics to silicon issue 1 (Analog-to-Digital Converter). Added silicon issues 9 (MCLRE) and 10 (Timer1/Timer3). Added data sheet clarifications 4 (A/D Converter Characteristics) and 5 (HLVD).

Added silicon revision A4; includes issues 1 (Analog-to-Digital Converter – A/D), 3 (ECCP), 7 (Reset – BOR) issues 9 (MCLRE). Added data sheet clarification 6 (Power-up Timer Period).

Updated data sheet revision level to “D”. All previous clarifications carried into this revision.

Rev E Document (12/2013)
Added MPLAB X IDE; Updated silicon issue 1 (Analog-to-Digital Converter); Added silicon issue 11 (Primary Oscillator); Other minor corrections;
Data Sheet Clarifications: Added Module 7 (Electrical Characteristics) and Module 8 (A/D Converter).

Rev F Document (2/2014)
Added Silicon Revision A6; Data Sheet Clarification: Added Module 9 and 10; Other minor corrections.

Data Sheet Clarifications: Added Module 11; Other minor corrections.

Rev H Document (7/2014)
Added Module 11, Timer1/Timer3 to Silicon errata Issues section.

Rev J Document (7/2015)
Data Sheet Clarifications:
Removed the following modules, data sheet has been updated: Module 1: RXFCON Registers; Module 2: RXFCON Registers; Module 3: Listen Only Mode; Module 5: HLVD; Module 6: Power-up Timer Period.
Renumbered remaining modules.

Rev K Document (04/2016)
Data Sheet Clarifications: Added Module 9 (ECAN) and Module 10 (Power-Managed Modes).

Rev L Document (01/2017)
Data Sheet Clarifications: Added Module 11 (DC Characteristics); Other minor corrections.

Rev M Document (7/2017)
Data Sheet Clarifications: Added Module 11 (A/D Converter).

Rev N Document (11/2017)
Data Sheet Clarifications: Removed all items, data sheet updated.

Added Silicon Errata Issue 15: EUSART Receive Interrupt.
Note the following details of the code protection feature on Microchip devices:

- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.”

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer’s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANcheck, LINK MD, maxStylus, maxTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNiC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company’s quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip’s quality system for the design and manufacture of development systems is ISO 9001:2000 certified.
## Worldwide Sales and Service

### AMERICAS

**Corporate Office**  
2355 West Chandler Blvd.  
Chandler, AZ 85224-6199  
Tel: 480-792-7200  
Fax: 480-792-7277  
Technical Support:  
http://www.microchip.com/support  
Web Address:  
www.microchip.com  

**Atlanta**  
Duluth, GA  
Tel: 678-957-9614  
Fax: 678-957-1455

**Austin, TX**  
Tel: 512-257-3370

**Boston**  
Westborough, MA  
Tel: 774-760-0087  
Fax: 774-760-0088

**Chicago**  
Itasca, IL  
Tel: 630-285-0071  
Fax: 630-285-0075

**Dallas**  
Addison, TX  
Tel: 972-818-7423  
Fax: 972-818-2924

**Detroit**  
Novi, MI  
Tel: 248-848-4000

**Houston, TX**  
Tel: 281-894-5983

**Indianapolis**  
Noblesville, IN  
Tel: 317-773-8323  
Fax: 317-773-5453  
Tel: 317-536-2380

**Los Angeles**  
Mission Viejo, CA  
Tel: 949-462-9523  
Fax: 949-462-9608  
Tel: 951-273-7800

**Raleigh, NC**  
Tel: 919-844-7510

**New York, NY**  
Tel: 631-435-6000

**San Jose, CA**  
Tel: 408-735-9110  
Tel: 408-436-4270

**Canada - Toronto**  
Tel: 905-695-1980  
Fax: 905-695-2078

### ASIA/PACIFIC

**Australia - Sydney**  
Tel: 61-2-9868-6733

**China - Beijing**  
Tel: 86-10-8569-7000

**China - Chengdu**  
Tel: 86-28-8665-5511

**China - Chongqing**  
Tel: 86-23-8980-9588

**China - Dongguan**  
Tel: 86-769-8702-9880

**China - Guangzhou**  
Tel: 86-20-8755-8029

**China - Hangzhou**  
Tel: 86-571-8972-8115

**China - Hong Kong SAR**  
Tel: 852-2943-5100

**China - Nanjing**  
Tel: 86-25-8755-8029

**China - Qingdao**  
Tel: 86-532-8502-7355

**China - Shanghai**  
Tel: 86-21-3326-8000

**China - Shenyang**  
Tel: 86-24-2334-2829

**China - Shenzhen**  
Tel: 86-755-8964-2200

**China - Suzhou**  
Tel: 86-186-6233-1526

**China - Wuhan**  
Tel: 86-27-8600-8500

**China - Xiamen**  
Tel: 86-3-8833-7252

**China - Zuhai**  
Tel: 86-756-3210040

**India - Bangalore**  
Tel: 91-80-3090-4444

**India - New Delhi**  
Tel: 91-11-4160-8631

**India - Pune**  
Tel: 91-20-4121-0141

**Japan - Osaka**  
Tel: 81-6-6152-7160

**Japan - Tokyo**  
Tel: 81-3-6880-3770

**Korea - Daegu**  
Tel: 82-53-744-4301

**Korea - Seoul**  
Tel: 82-2-554-7200

**Malaysia - Kuala Lumpur**  
Tel: 60-3-7651-7906

**Malaysia - Penang**  
Tel: 60-4-227-8870

**Philippines - Manila**  
Tel: 63-2-634-9065

**Singapore**  
Tel: 65-6334-8870

**Taiwan - Hsin Chu**  
Tel: 886-3-577-8366

**Taiwan - Kaohsiung**  
Tel: 886-7-213-7530

**Taiwan - Taipei**  
Tel: 886-2-2508-8600

**Thailand - Bangkok**  
Tel: 66-2-694-1351

**Vietnam - Ho Chi Minh**  
Tel: 84-28-5446-2100

### EUROPE

**Austria - Wels**  
Tel: 43-7242-2244-39  
Fax: 43-7242-2244-393

**Denmark - Copenhagen**  
Tel: 45-4450-2828  
Fax: 45-4485-2829

**Finland - Espoo**  
Tel: 358-9-4520-820

**France - Paris**  
Tel: 33-1-69-53-63-20  
Fax: 33-1-69-30-90-79

**Germany - Garching**  
Tel: 49-8931-9700

**Germany - Haan**  
Tel: 49-2129-3766400

**Germany - Heilbronn**  
Tel: 49-7131-67-3636

**Germany - Karlsruhe**  
Tel: 49-721-625370

**Germany - Munich**  
Tel: 49-89-627-144-0  
Fax: 49-89-627-144-44

**Germany - Rosenheim**  
Tel: 49-8031-354-560

**Israel - Ra’anana**  
Tel: 972-9-744-7705

**Italy - Milan**  
Tel: 39-0331-742611  
Fax: 39-0331-466781

**Italy - Padova**  
Tel: 39-049-7625286

**Netherlands - Drunen**  
Tel: 31-416-690399  
Fax: 31-416-690340

**Norway - Trondheim**  
Tel: 47-7289-7561

**Poland - Warsaw**  
Tel: 48-22-3325737

**Romania - Bucharest**  
Tel: 40-21-407-87-50

**Spain - Madrid**  
Tel: 34-91-708-08-90  
Fax: 34-91-708-08-91

**Sweden - Gothenburg**  
Tel: 46-31-704-60-40

**Sweden - Stockholm**  
Tel: 46-8-5090-4654

**UK - Wokingham**  
Tel: 44-118-921-5800  
Fax: 44-118-921-5820