General Description
The KSZ8061MN is a single-chip 10Base-T/100Base-TX Ethernet physical layer transceiver for transmission and reception of data over unshielded twisted pair (UTP) cable.

The KSZ8061MN features Quiet-WIRE® internal filtering to reduce line emissions. It is ideal for applications, such as automotive or industrial networks, where stringent radiated emission limits need to be met. Quiet-WIRE can use low-cost unshielded cable, where previously only shielded cable solutions were possible. The KSZ8061MN also features enhanced immunity to environmental EM noise.

The KSZ8061MN offers the Media Independent Interface (MII) for direct connection with MII-compliant Ethernet MAC processors and switches.

It is designed to exceed Automotive AEC-Q100 and EMC requirements, and features an extended temperature range of −40°C to +105°C.

The KSZ8061MNX is supplied in a 32-lead, 5mm × 5mm QFN or WQFN package, while the KSZ8061MNG is in a 48-lead, 7mm × 7mm QFN package.

The KSZ8061RNB and KSZ8061RND devices have an RMII interface and are described in a separate datasheet.

Datasheets and support documentation are available on Micrel's website at: www.micrel.com.

Quiet-WIRE®

Features
- Quiet-WIRE programmable EMI filter
- MII interface with MDC/MDIO management interface for register configuration
- On-chip termination resistors for the differential pairs
- LinkMD®+ receive signal quality indicator
- Fast start-up and link
- Low-power design with IEEE 802.3az Energy Efficient Ethernet support
- Ultra-Deep Sleep standby mode: CPU or signal detect activated.
- Loopback modes for diagnostics
- Programmable interrupt output

Applications
- Industrial control
- Vehicle on-board diagnostics (OBD)
- Automotive gateways
- Camera and sensor networking
- Infotainment

Functional Diagram
## Ordering Information

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Temperature Range</th>
<th>Package</th>
<th>Lead Finish</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>KSZ8061MNXI</td>
<td>−40°C to 85°C</td>
<td>QFN-32LD</td>
<td>Pb-Free</td>
<td>Industrial Temperature</td>
</tr>
<tr>
<td>KSZ8061MNXV(1)</td>
<td>−40°C to 105°C</td>
<td>WQFN-32LD</td>
<td>Pb-Free</td>
<td>AEC-Q100 Automotive Qualified (Extended Temperature)</td>
</tr>
<tr>
<td>KSZ8061MNGW</td>
<td>−40°C to 105°C</td>
<td>QFN-48LD</td>
<td>Pb-Free</td>
<td>Industrial Extended Temperature</td>
</tr>
<tr>
<td>KSZ8061MNX-EVAL(1)</td>
<td>0°C to 70°C</td>
<td>–</td>
<td>–</td>
<td>KSZ8061MNX Evaluation Board</td>
</tr>
</tbody>
</table>

**Note:**
1. Contact factory for availability.

---

1. Contact factory for availability.
## Revision History

<table>
<thead>
<tr>
<th>Date</th>
<th>Change Description/Edits by:</th>
<th>Rev.</th>
</tr>
</thead>
<tbody>
<tr>
<td>08/27/15</td>
<td>Initial release of datasheet. By T. Nelson.</td>
<td>1.0</td>
</tr>
</tbody>
</table>
# Table of Contents

List of Figures ......................................................................................................................................................... 6  
List of Tables ............................................................................................................................................................ 7  
Pin Configuration – KSZ8061MNX (32-Pin Packages) ............................................................................................. 8  
Pin Description – KSZ8061MNX (32-Pin Packages) ...................................................................................................... 9  
Strapping Options – KSZ8061MNX (32-Pin Packages) .............................................................................................. 11  
Pin Configuration – KSZ8061MNG (48-Pin Package) .............................................................................................. 12  
Pin Description – KSZ8061MNG (48-Pin Package) .............................................................................................. 13  
Strapping Options – KSZ8061MNG (48-Pin Package) .............................................................................................. 16  
Functional Description: 10Base-T/100Base-TX Transceiver .................................................................................. 17  
100Base-TX Transmit .................................................................................................................................................. 17  
100Base-TX Receive .................................................................................................................................................. 17  
Scrambler/De-Scrambler (100Base-TX only) .................................................................................................................. 17  
10Base-T Transmit ..................................................................................................................................................... 18  
10Base-T Receive ..................................................................................................................................................... 18  
SQE and Jabber Function (10Base-T only, not supported in 32-pin package) .......................................................... 18  
PLL Clock Synthesizer .................................................................................................................................................. 18  
Auto-Negotiation ......................................................................................................................................................... 18  
Quiet-WIRE® Filtering ................................................................................................................................................... 19  
Fast Link-Up ................................................................................................................................................................. 20  
Internal and External RX Termination ....................................................................................................................... 20  
MII Interface ................................................................................................................................................................. 20  
MII Signal Definition ..................................................................................................................................................... 21  
  * Transmit Clock (TXC) ............................................................................................................................................... 22  
  * Transmit Enable (TXEN) ........................................................................................................................................ 22  
  * Transmit Error (TXER) ........................................................................................................................................ 22  
  * Transmit Data [3:0] (TXD[3:0]) ............................................................................................................................ 22  
  * Receive Clock (RXC) ........................................................................................................................................... 22  
  * Receive Data Valid (RXDV) ............................................................................................................................... 22  
  * Receive Data[3:0] (RXD[3:0]) ........................................................................................................................... 22  
  * Receive Error (RXER) ........................................................................................................................................ 22  
  * Carrier Sense (CRS) ............................................................................................................................................... 22  
  * Carrier Sense (COL) ........................................................................................................................................... 22  
  * MII Signal Diagram ........................................................................................................................................... 23  
Back-to-Back Mode – 100Mbps Repeater ................................................................................................................... 24  
MII Back-to-Back Mode ............................................................................................................................................... 24  
Back-to-Back Mode and 10Base-T ............................................................................................................................ 25  
MII Management (MIIM) Interface ............................................................................................................................ 25  
LED Output Pins ......................................................................................................................................................... 26  
Interrupt (INTRP) ....................................................................................................................................................... 26  
HP Auto MDI/MDI-X ................................................................................................................................................... 26  
  * Straight Cable ..................................................................................................................................................... 27  
  * Crossover Cable .................................................................................................................................................. 27  
Loopback Modes ......................................................................................................................................................... 28  
  * Local (Digital) Loopback Mode ........................................................................................................................... 28  
  * Remote (Analog) Loopback ............................................................................................................................. 29  
LinkMD® Cable Diagnostics ......................................................................................................................................... 30  
LinkMD®+ Enhanced Diagnostics: Receive Signal Quality Indicator ........................................................................ 30  
NAND Tree Support ................................................................................................................................................... 31
NAND Tree I/O Testing

Power Management

Power Saving Mode

Energy Detect Power Down Mode

Power Down Mode

Slow Oscillator Mode

Ultra-Deep Sleep Mode

Non-Volatile Registers

Signal Detect (SIGDET) and Ultra-Deep Sleep Mode

CPU Control Method (MIIM interface)

Automatic Ultra-Deep Sleep Method

Transmit Direction Control

Receive Direction Control

Reference Circuit for Power and Ground Connections

Register Map

Standard Registers

Standard Register Description

MMD Registers

MMD Register Write

MMD Register Read

MMD Registers

Absolute Maximum Ratings

Operating Ratings

Electrical Characteristics

Timing Diagrams

MII Transmit Timing (10Base-T)

MII Receive Timing (10Base-T)

MII Transmit Timing (100Base-TX)

MII Receive Timing (100Base-TX)

Auto-Negotiation Timing

MDC/MDIO Timing

Power-up/Reset Timing

Reset Circuit

Reference Clock – Connection and Selection

Package Information and Recommended Land Pattern
List of Figures

Figure 1. 32-Pin 5mm x 5mm QFN or WQFN ......................................................................................................................... 8
Figure 2. 48-Pin 7mm x 7mm QFN ....................................................................................................................................... 12
Figure 3. Auto-Negotiation Flow Chart ............................................................................................................................ 19
Figure 4. KSZ8061MN MII Interface ..................................................................................................................................... 23
Figure 5. KSZ8061MN to KSZ8061MN Back-to-Back Repeater .......................................................................................... 24
Figure 6. KSZ8061MN Back-to-Back for MII Bus Loopback ................................................................................................. 24
Figure 7. Typical Straight Cable Connection ........................................................................................................................ 27
Figure 8. Typical Crossover Cable Connection .................................................................................................................... 27
Figure 9. Local (Digital) Loopback ........................................................................................................................................ 28
Figure 10. Remote (Analog) Loopback .................................................................................................................................. 29
Figure 11. LPI Mode (Refresh Transmissions and Quiet Periods) ....................................................................................... 35
Figure 12. KSZ8061MX Power and Ground Connections .................................................................................................. 37
Figure 13. KSZ8061MNX Power and Ground Connections ................................................................................................. 37
Figure 14. MII Transmit Timing (10Base-T) .......................................................................................................................... 59
Figure 15. MII Receive Timing (10Base-T) ............................................................................................................................ 60
Figure 16. MII Transmit Timing (100Base-TX) ......................................................................................................................... 61
Figure 17. MII Receive Timing (100Base-TX) .......................................................................................................................... 62
Figure 18. Auto-Negotiation Fast Link Pulse (FLP) Timing ..................................................................................................... 63
Figure 19. MDC/MDIO Timing ............................................................................................................................................... 64
Figure 20. Power-up/Reset Timing ....................................................................................................................................... 65
Figure 21. Recommended Reset Circuit ............................................................................................................................... 66
Figure 22. Recommended Reset Circuit for interfacing with CPU/FPGA Reset Output ....................................................... 66
Figure 23. 25MHz Crystal/Oscillator Reference Clock Connection ...................................................................................... 67
List of Tables

Table 1. MII Signal Definition ................................................................................................................................................ 21
Table 2. MII Signal Connection for MII Back-to-Back Mode ................................................................................................. 25
Table 3. MII Management Frame Format ............................................................................................................................. 25
Table 4. MDI/MDI-X Pin Definition ........................................................................................................................................ 26
Table 5. Typical SQI Values .................................................................................................................................................. 31
Table 6. KSZ8061MNX NAND Tree Test Pin Order ............................................................................................................. 31
Table 7. KSZ8061MNG NAND Tree Test Pin Order ............................................................................................................. 32
Table 8. Standard Registers ................................................................................................................................................. 38
Table 9. MMD Registers ....................................................................................................................................................... 39
Table 10. MII Transmit Timing (10Base-T) Parameters ........................................................................................................ 59
Table 11. MII Receive Timing (10Base-T) Parameters ........................................................................................................... 60
Table 12. MII Transmit Timing (100Base-TX) Parameters ...................................................................................................... 61
Table 13. MII Receive Timing (100Base-TX) Parameters ....................................................................................................... 62
Table 14. MDC/MDIO Timing Parameters ............................................................................................................................ 64
Table 15. Power-up/Reset Timing Parameters ..................................................................................................................... 65
Table 16. 25MHz Crystal/Reference Clock Selection Criteria ................................................................................................ 67
Table 17. Recommended Crystals ........................................................................................................................................ 67
Figure 1. 32-Pin 5mm x 5mm QFN or WQFN
## Pin Description – KSZ8061MNX (32-Pin Packages)

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Type</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>XI</td>
<td>I</td>
<td>Crystal/Oscillator/External Clock Input 25MHz ±50ppm. This input references the AVDDH power supply.</td>
</tr>
<tr>
<td>2</td>
<td>XO</td>
<td>O</td>
<td>Crystal feedback for 25MHz crystal This pin is a no connect if oscillator or external clock source is used.</td>
</tr>
<tr>
<td>3</td>
<td>AVDDH</td>
<td>Pwr</td>
<td>3.3V supply for analog TX drivers and XI/XO oscillator circuit.</td>
</tr>
<tr>
<td>4</td>
<td>TXP</td>
<td>I/O</td>
<td>Physical transmit or receive signal (+ differential) Transmit when in MDI mode; Receive when in MDI-X mode</td>
</tr>
<tr>
<td>5</td>
<td>TXM</td>
<td>I/O</td>
<td>Physical transmit or receive signal (‒ differential) Receive when in MDI mode; Transmit when in MDI-X mode</td>
</tr>
<tr>
<td>6</td>
<td>RXP</td>
<td>I/O</td>
<td>Physical receive or transmit signal (+ differential) Receive when in MDI mode; Transmit when in MDI-X mode</td>
</tr>
<tr>
<td>7</td>
<td>RXM</td>
<td>I/O</td>
<td>Physical receive or transmit signal (‒ differential) Receive when in MDI mode; Transmit when in MDI-X mode</td>
</tr>
<tr>
<td>8</td>
<td>AVDDL</td>
<td>Pwr</td>
<td>1.2V (nominal) supply for analog core</td>
</tr>
<tr>
<td>9</td>
<td>VDDL</td>
<td>Pwr</td>
<td>1.2V (nominal) supply for digital core</td>
</tr>
<tr>
<td>10</td>
<td>MDIO</td>
<td>Ipu/Opu</td>
<td>Management Interface (MIIM) Data I/O This pin has a weak pull-up, is open-drain like, and requires an external 1.0kΩ pull-up resistor.</td>
</tr>
<tr>
<td>11</td>
<td>MDC</td>
<td>Ipu</td>
<td>Management Interface (MIIM) Clock Input This clock pin is synchronous to the MDIO data pin.</td>
</tr>
<tr>
<td>12</td>
<td>RXER / QWF</td>
<td>Ipd/O</td>
<td>MII Receive Error Output Config Mode: The pull-up/pull-down value is latched as QWF at the de-assertion of reset. See Strapping Options – KSZ8061MNX (32-Pin Packages) section for details.</td>
</tr>
<tr>
<td>13</td>
<td>RXDV / CONFIG2</td>
<td>Ipd/O</td>
<td>MII Receive Data Valid Output Config Mode: The pull-up/pull-down value is latched as CONFIG2 at the de-assertion of reset. See Strapping Options – KSZ8061MNX (32-Pin Packages) section for details.</td>
</tr>
<tr>
<td>14</td>
<td>RXD3 / PHYAD0</td>
<td>Ipu/O</td>
<td>MII Receive Data Output<a href="3">3</a> Config Mode: The pull-up/pull-down value is latched as PHYADDR[0] at the de-assertion of reset. See Strapping Options – KSZ8061MNX (32-Pin Packages) section for details.</td>
</tr>
</tbody>
</table>

### Notes:

2. Pwr = Power supply.
   Gnd = Ground.
   I = Input.
   O = Output.
   I/O = Bi-directional.
   Ipu = Input with internal pull-up (see Electrical Characteristics for value).
   Ipd = Input with internal pull-down (see Electrical Characteristics for value).
   Ipu/O = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin otherwise.
   Ipd/O = Input with internal pull-down (see Electrical Characteristics for value) during power-up/reset; output pin otherwise.
   Ipu/Opu = Input and output with internal pull-up (see Electrical Characteristics for value).

3. MII Mode: The RXD[3:0] bits are synchronous with RXC. When RXDV is asserted, RXD[3:0] presents valid data to the MAC device.
## Pin Description – KSZ8061MNX (32-Pin Packages) (Continued)

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Type</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>VDDIO</td>
<td>Pwr</td>
<td>3.3V, 2.5V or 1.8V supply for digital I/O</td>
</tr>
<tr>
<td>16</td>
<td>RXD2 / PHYAD1</td>
<td>Ipd/O</td>
<td>MIL Receive Data Output[2] (3)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as PHYADDR[1] at the de-assertion of reset. See Strapping Options – KSZ8061MNX (32-Pin Packages) section for details.</td>
</tr>
<tr>
<td>17</td>
<td>RXD1 / PHYAD2</td>
<td>Ipd/O</td>
<td>MIL Receive Data Output[1] (3)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as PHYADDR[2] at the de-assertion of reset. See Strapping Options – KSZ8061MNX (32-Pin Packages) section for details.</td>
</tr>
<tr>
<td>18</td>
<td>RXD0 / AUTONEG</td>
<td>Ipu/O</td>
<td>MIL Receive Data Output[0] (3)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as AUTONEG at the de-assertion of reset. See Strapping Options – KSZ8061MNX (32-Pin Packages) section for details.</td>
</tr>
<tr>
<td>19</td>
<td>RXC / CONFIG0</td>
<td>Ipd/O</td>
<td>MIL Receive Clock Output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as CONFIG0 at the de-assertion of reset. See Strapping Options – KSZ8061MNX (32-Pin Packages) section for details.</td>
</tr>
<tr>
<td>20</td>
<td>TXC</td>
<td>O</td>
<td>MII Transmit Clock Output</td>
</tr>
<tr>
<td>21</td>
<td>TXEN</td>
<td>I</td>
<td>MII Transmit Enable Input</td>
</tr>
<tr>
<td>22</td>
<td>TXD0</td>
<td>I</td>
<td>MII Transmit Data Input[0] (4)</td>
</tr>
<tr>
<td>23</td>
<td>TXD1</td>
<td>I</td>
<td>MII Transmit Data Input[1] (4)</td>
</tr>
<tr>
<td>24</td>
<td>LED0 / TXER</td>
<td>Ipd/O</td>
<td>LED0 Output (default) or MII Transmit Error Input</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Function of this pin is determined by bit [4] of register 1Ch and by EEE enable. The default function is LED0. When EEE is on, or when 1Ch.4 = 0, the function is TXER.</td>
</tr>
<tr>
<td>25</td>
<td>TXD2</td>
<td>I</td>
<td>MII Transmit Data Input[2] (4)</td>
</tr>
<tr>
<td>26</td>
<td>TXD3</td>
<td>I</td>
<td>MII Transmit Data Input[3] (4)</td>
</tr>
<tr>
<td>27</td>
<td>CRS / CONFIG1</td>
<td>Ipd/O</td>
<td>MIL Carrier Sense Output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as CONFIG1 at the de-assertion of reset. See Strapping Options – KSZ8061MNX (32-Pin Packages) section for details.</td>
</tr>
<tr>
<td>28</td>
<td>RESET#</td>
<td>Ipu</td>
<td>Chip Reset (active low)</td>
</tr>
<tr>
<td>29</td>
<td>INTRP / NAND_Tree#</td>
<td>Ipu/O</td>
<td>Programmable Interrupt Output (active low (default) or active high)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>This pin has a weak pull-up, is open drain like, and requires an external 1.0kΩ pull-up resistor.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as NAND_Tree# at the de-assertion of reset. See Strapping Options – KSZ8061MNX (32-Pin Packages) section for details.</td>
</tr>
<tr>
<td>30</td>
<td>VDDL</td>
<td>Pwr</td>
<td>1.2V (nominal) supply for digital (and analog)</td>
</tr>
<tr>
<td>31</td>
<td>REXT</td>
<td>I</td>
<td>Set PHY transmit output current</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Connect a 6.04kΩ 1% resistor from this pin to ground.</td>
</tr>
<tr>
<td>32</td>
<td>SIGDET</td>
<td>O</td>
<td>Signal Detect, active high</td>
</tr>
<tr>
<td>Bottom paddle</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
</tbody>
</table>

**Notes:**

4. MII Mode: The TXD[3:0] bits are synchronous with TXC. When TXEN is asserted, TXD[3:0] accepts valid data from the MAC device.
Strapping Options – KSZ8061MNX (32-Pin Packages)

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Type(s)</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>17</td>
<td>RXD1 / PHYAD2</td>
<td>Ipd/O</td>
<td>The PHY Address is latched at de-assertion of reset and is configurable to</td>
</tr>
<tr>
<td>16</td>
<td>RXD2 / PHYAD1</td>
<td>Ipd/O</td>
<td>any value from 0 to 7. The default PHY Address is 00001. PHY Address bits</td>
</tr>
<tr>
<td>14</td>
<td>RXD3 / PHYAD0</td>
<td>Ipu/O</td>
<td>[4:3] are set to 00 by default.</td>
</tr>
</tbody>
</table>

The default PHY Address is 00001.

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Type(s)</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>13</td>
<td>RXDV / CONFIG2</td>
<td>Ipd/O</td>
<td>The CONFIG[2:0] strap-in pins are latched at the de-assertion of reset.</td>
</tr>
<tr>
<td>19</td>
<td>CRS / CONFIG1</td>
<td>Ipd/O</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>RXC / CONFIG0</td>
<td>Ipd/O</td>
<td></td>
</tr>
</tbody>
</table>

The CONFIG[2:0] strap-in pins are latched at the de-assertion of reset.

<table>
<thead>
<tr>
<th>CONFIG[2:0]</th>
<th>Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>000 (default)</td>
<td>MII normal mode Auto MDI/MDI-X disabled</td>
</tr>
<tr>
<td>001</td>
<td>Reserved – not used</td>
</tr>
<tr>
<td>010</td>
<td>MII normal mode Auto MDI/MDI-X enabled</td>
</tr>
<tr>
<td>011 - 101</td>
<td>Reserved – not used</td>
</tr>
<tr>
<td>110</td>
<td>MII Back-to-Back Auto MDI/MDI-X enabled</td>
</tr>
<tr>
<td>111</td>
<td>Reserved – not used</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Type(s)</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>18</td>
<td>RXD0 / AUTONEG</td>
<td>Ipu/O</td>
<td>Auto-Negotiation Disable</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Pull-up (default) = Disable Auto-Negotiation</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Pull-down = Enable Auto-Negotiation</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>At the de-assertion of reset, this pin value is inverted, and then latched</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>into register 0h, bit [12].</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Type(s)</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>29</td>
<td>INTRP / NAND_Tree#</td>
<td>Ipu/O</td>
<td>NAND Tree Mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Pull-up (default) = Disable NAND Tree (normal operation)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Pull-down = Enable NAND Tree</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>At the de-assertion of reset, this pin value is latched by the chip.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Type(s)</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>12</td>
<td>RXER / QWF</td>
<td>Ipd/O</td>
<td>Quiet-WIRE® Filtering Disable</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Pull-up = Disable Quiet-WIRE Filtering</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Pull-down (default) = Enable Quiet-WIRE Filtering</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>At the de-assertion of reset, this pin value is latched by the chip.</td>
</tr>
</tbody>
</table>

**Note:**

5. **Ipu/O** = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin otherwise.

6. **Ipd/O** = Input with internal pull-down (see Electrical Characteristics for value) during power-up/reset; output pin otherwise.

The strap-in pins are latched at the de-assertion of reset. In some systems, the MAC MII receive input pins may drive high/low during power-up or reset, and consequently cause the PHY strap-in pins on the MII signals to be latched to the unintended high/low states. In this case, external pull-up or pull-down resistors (4.7kΩ) should be added on these PHY strap-in pins to ensure the intended values are strapped-in correctly.
Pin Configuration – KSZ8061MNG (48-Pin Package)

Figure 2. 48-Pin 7mm x 7mm QFN
## Pin Description – KSZ8061MNG (48-Pin Package)

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Type</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>XI</td>
<td>I</td>
<td>Crystal/Oscillator/External Clock Input&lt;br&gt;- 25MHz ±50ppm. This input references the AVDDH power supply.</td>
</tr>
<tr>
<td>2</td>
<td>XO</td>
<td>O</td>
<td>Crystal feedback for 25MHz crystal&lt;br&gt;- This pin is a no connect if oscillator or external clock source is used.</td>
</tr>
<tr>
<td>3</td>
<td>AVDDH</td>
<td>Pwr</td>
<td>3.3V supply for analog TX drivers and XI/XO oscillator circuit.</td>
</tr>
<tr>
<td>4</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
<tr>
<td>5</td>
<td>TXP</td>
<td>I/O</td>
<td>Physical transmit or receive signal (+ differential)</td>
</tr>
<tr>
<td>6</td>
<td>TXM</td>
<td>I/O</td>
<td>Physical transmit or receive signal (− differential)</td>
</tr>
<tr>
<td>7</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
<tr>
<td>8</td>
<td>RXP</td>
<td>I/O</td>
<td>Physical receive or transmit signal (+ differential)</td>
</tr>
<tr>
<td>9</td>
<td>RXM</td>
<td>I/O</td>
<td>Physical receive or transmit signal (− differential)</td>
</tr>
<tr>
<td>10</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
<tr>
<td>11</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
<tr>
<td>12</td>
<td>AVDDL</td>
<td>Pwr</td>
<td>1.2V (nominal) supply for analog core</td>
</tr>
<tr>
<td>13</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
<tr>
<td>14</td>
<td>VDDL</td>
<td>Pwr</td>
<td>1.2V (nominal) supply for digital core</td>
</tr>
<tr>
<td>15</td>
<td>COL / B-CAST_OFF</td>
<td>Ipd/O</td>
<td>MII Collision Detect Output&lt;br&gt;- Config Mode: The pull-up/pull-down value is latched as B-CAST_OFF at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
<tr>
<td>16</td>
<td>MDIO</td>
<td>Ipu/Opu</td>
<td>Management Interface (MIIM) Data I/O&lt;br&gt;- This pin has a weak pull-up, is open-drain like, and requires an external 1.0kΩ pull-up resistor.</td>
</tr>
<tr>
<td>17</td>
<td>MDC</td>
<td>Ipu</td>
<td>Management Interface (MIIM) Clock Input&lt;br&gt;- This clock pin is synchronous to the MDIO data pin.</td>
</tr>
<tr>
<td>18</td>
<td>RXER / QWF</td>
<td>Ipd/O</td>
<td>MII Receive Error Output&lt;br&gt;- Config Mode: The pull-up/pull-down value is latched as QWF at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
<tr>
<td>19</td>
<td>RXDV / CONFIG2</td>
<td>Ipd/O</td>
<td>MII Receive Data Valid Output&lt;br&gt;- Config Mode: The pull-up/pull-down value is latched as CONFIG2 at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
</tbody>
</table>

**Notes:**

6. **Pwr** = Power supply.<br>**Gnd** = Ground.<br>**I** = Input.<br>**O** = Output.<br>**I/O** = Bi-directional.<br>**Ipu** = Input with internal pull-up (see Electrical Characteristics for value).<br>**Ipd** = Input with internal pull-down (see Electrical Characteristics for value).<br>**Ipu/O** = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin otherwise.<br>**Ipd/O** = Input with internal pull-down (see Electrical Characteristics for value) during power-up/reset; output pin otherwise.<br>**Ipu/Opu** = Input and output with internal pull-up (see Electrical Characteristics for value).
### Pin Description – KSZ8061MNG (48-Pin Package) (Continued)

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Type</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>20</td>
<td>RXD3 / PHYAD0</td>
<td>Ipu/O</td>
<td>MII Receive Data Output<a href="7">3</a></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as PHYADDR[0] at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
<tr>
<td>21</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
<tr>
<td>22</td>
<td>VDDIO</td>
<td>Pwr</td>
<td>3.3V, 2.5V or 1.8V supply for digital I/O</td>
</tr>
<tr>
<td>23</td>
<td>RXD2 / PHYAD1</td>
<td>Ipd/O</td>
<td>MII Receive Data Output<a href="7">2</a></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as PHYADDR[1] at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
<tr>
<td>24</td>
<td>RXD1 / PHYAD2</td>
<td>Ipd/O</td>
<td>MII Receive Data Output<a href="7">1</a></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as PHYADDR[2] at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
<tr>
<td>25</td>
<td>RXD0 / DUPLEX</td>
<td>Ipu/O</td>
<td>MII Receive Data Output<a href="7">0</a></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as DUPLEX at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
<tr>
<td>26</td>
<td>RXC / CONFIG0</td>
<td>Ipd/O</td>
<td>MII Receive Clock Output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as CONFIG0 at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
<tr>
<td>27</td>
<td>VDDL</td>
<td>Pwr</td>
<td>1.2V (nominal) supply for digital core</td>
</tr>
<tr>
<td>28</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
<tr>
<td>29</td>
<td>TXC</td>
<td>O</td>
<td>MII Transmit Clock Output</td>
</tr>
<tr>
<td>30</td>
<td>TXEN</td>
<td>I</td>
<td>MII Transmit Enable Input</td>
</tr>
<tr>
<td>31</td>
<td>TXD0</td>
<td>I</td>
<td>MII Transmit Data Input<a href="6">0</a></td>
</tr>
<tr>
<td>32</td>
<td>TXD1</td>
<td>I</td>
<td>MII Transmit Data Input<a href="6">1</a></td>
</tr>
<tr>
<td>33</td>
<td>VDDIO</td>
<td>Pwr</td>
<td>3.3V, 2.5V, or 1.8V supply for digital I/O</td>
</tr>
<tr>
<td>34</td>
<td>TXER</td>
<td>Ipd</td>
<td>MII Transmit Error Input</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>If the MAC does not provide a TXER output signal, this pin should be tied low.</td>
</tr>
<tr>
<td>35</td>
<td>TXD2</td>
<td>I</td>
<td>MII Transmit Data Input<a href="6">2</a></td>
</tr>
<tr>
<td>36</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
<tr>
<td>37</td>
<td>TXD3</td>
<td>I</td>
<td>MII Transmit Data Input<a href="6">3</a></td>
</tr>
<tr>
<td>38</td>
<td>CRS / CONFIG1</td>
<td>Ipd/O</td>
<td>MII Carrier Sense Output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Config Mode: The pull-up/pull-down value is latched as CONFIG1 at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
</tbody>
</table>

**Notes:**

7. MII Mode: The RXD[3:0] bits are synchronous with RXC. When RXDV is asserted, RXD[3:0] presents valid data to the MAC device.

8. MII Mode: The TXD[3:0] bits are synchronous with TXC. When TXEN is asserted, TXD[3:0] accepts valid data from the MAC device.
## Pin Description – KSZ8061MNG (48-Pin Package) (Continued)

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Type(s)</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>LED0 / AUTONEG</td>
<td>Ipu/O</td>
<td>LED0 Active low. Its function is programmable; by default it indicates link/activity. Configure Mode: The pull-up/pull-down value is latched as AUTONEG at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
<tr>
<td>39</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>LED1 / SPEED</td>
<td>Ipu/O</td>
<td>LED1 Active low. Its function is programmable; by default it indicates link speed. Configure Mode: The pull-up/pull-down value is latched as SPEED at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
<tr>
<td>40</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>41</td>
<td>VDDIO</td>
<td>Pwr</td>
<td>3.3V, 2.5V, or 1.8V supply for digital I/O</td>
</tr>
<tr>
<td>42</td>
<td>RESET#</td>
<td>Ipu</td>
<td>Chip Reset (active low)</td>
</tr>
<tr>
<td>43</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
<tr>
<td>44</td>
<td>INTRP / NAND_Tree#</td>
<td>Ipu/O</td>
<td>Programmable Interrupt Output (active low (default) or active high) This pin has a weak pull-up, is open drain like, and requires an external 1.0kΩ pull-up resistor. Configure Mode: The pull-up/pull-down value is latched as NAND_Tree# at the de-assertion of reset. See Strapping Options – KSZ8061MNG (48-Pin Package) section for details.</td>
</tr>
<tr>
<td>45</td>
<td>VDDL</td>
<td>Pwr</td>
<td>1.2V (nominal) supply for digital (and analog)</td>
</tr>
<tr>
<td>46</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
<tr>
<td>47</td>
<td>REXT</td>
<td>I</td>
<td>Set PHY transmit output current Connect a 6.04kΩ 1% resistor from this pin to ground.</td>
</tr>
<tr>
<td>48</td>
<td>SIGDET</td>
<td>O</td>
<td>Signal Detect, active high</td>
</tr>
<tr>
<td>Bottom paddle</td>
<td>GND</td>
<td>Gnd</td>
<td>Ground</td>
</tr>
</tbody>
</table>
Strapping Options – KSZ8061MNG (48-Pin Package)

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Type(9)</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>24</td>
<td>RXD1 / PHYAD2</td>
<td>Ipd/O</td>
<td>The PHY Address is latched at de-assertion of reset and is configurable to any value from 0 to 7. The default PHY Address is 00001. PHY Address bits [4:3] are set to 00 by default.</td>
</tr>
<tr>
<td>23</td>
<td>RXD2 / PHYAD1</td>
<td>Ipd/O</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>RXD3 / PHYAD0</td>
<td>Ipu/O</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>RXDV / CONFIG2</td>
<td>Ipd/O</td>
<td>The CONFIG[2:0] strap-in pins are latched at the de-assertion of reset.</td>
</tr>
<tr>
<td>38</td>
<td>CRS / CONFIG1</td>
<td>Ipd/O</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>RXC / CONFIG0</td>
<td>Ipd/O</td>
<td></td>
</tr>
<tr>
<td>39</td>
<td>LED0 / AUTONEG</td>
<td>Ipu/O</td>
<td>Auto-Negotiation Enable</td>
</tr>
<tr>
<td>44</td>
<td>INTRP / NAND_Tree#</td>
<td>Ipu/O</td>
<td>NAND Tree Mode</td>
</tr>
<tr>
<td>18</td>
<td>RXER / QWF</td>
<td>Ipd/O</td>
<td>Quiet-WIRE Filtering Disable</td>
</tr>
<tr>
<td>40</td>
<td>LED1 / SPEED</td>
<td>Ipu/O</td>
<td>Speed mode</td>
</tr>
<tr>
<td>25</td>
<td>RXD0 / DUPLEX</td>
<td>Ipu/O</td>
<td>Duplex mode</td>
</tr>
<tr>
<td>15</td>
<td>COL / B-CAST_OFF</td>
<td>Ipd/O</td>
<td>Broadcast off – for PHY Address 0</td>
</tr>
</tbody>
</table>

**Note:**

9. Ipu/O = Input with internal pull-up (see Electrical Characteristics for value) during power-up/reset; output pin otherwise.
Ipd/O = Input with internal pull-down (see Electrical Characteristics for value) during power-up/reset; output pin otherwise.
The strap-in pins are latched at the de-assertion of reset. In some systems, the MAC MII receive input pins may drive high/low during power-up or reset, and consequently cause the PHY strap-in pins on the MII signals to be latched to the unintended high/low states. In this case, external pull-ups or pull-down resistors (4.7kΩ) should be added on these PHY strap-in pins to ensure the intended values are strapped-in correctly.

**Functional Description: 10Base-T/100Base-TX Transceiver**

The KSZ8061MN is an integrated Fast Ethernet transceiver that features Quiet-WIRE® internal filtering to reduce line emissions. When Quiet-WIRE® filtering is disabled, it is fully compliant with the IEEE 802.3 specification. The KSZ8061 also has high noise immunity.

On the copper media side, the KSZ8061MN supports 10Base-T and 100Base-TX for transmission and reception of data over a standard CAT-5 or similar unshielded twisted pair (UTP) cable and HP Auto MDI/MDI-X for reliable detection of and correction for straight-through and crossover cables.

On the MAC processor side, the KSZ8061MN offers the Media Independent Interface (MII) for direct connection with MII-compliant Ethernet MAC processors and switches.

The MII management bus gives the MAC processor complete access to the KSZ8061MN control and status registers. Additionally, an interrupt pin eliminates the need for the processor to poll for PHY status change.

Auto-negotiation and Auto MDI/MDI-X can be disabled at power-on to significantly reduce initial time to link up.

A signal detect pin (SIGDET) is available to indicate when the link partner is inactive. An option is available for the KSZ8061MN to automatically enter Ultra-Deep Sleep mode automatically when SIGDET is de-asserted. Ultra-Deep Sleep mode may also be entered by command of the MAC processor. Additional low power modes are available.

**100Base-TX Transmit**

The 100Base-TX transmit function performs parallel-to-serial conversion, 4B/5B encoding, scrambling, NRZ-to-NRZI conversion, and MLT3 encoding and transmission.

The circuitry starts with a parallel-to-serial conversion that converts the MII data from the MAC into a 125MHz serial bit stream. The data and control stream is then converted into 4B/5B coding and followed by a scrambler. The serialized data is further converted from NRZ-to-NRZI format, and then transmitted in MLT3 current output. The output current is set by a precision external resistor on REXT for the 1:1 transformer ratio.

The output signal has a typical rise/fall time of 4ns and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot, and timing jitter. The wave-shaped 10Base-T output is also incorporated into the 100Base-TX transmitter.

**100Base-TX Receive**

The 100Base-TX receiver function performs adaptive equalization, DC restoration, MLT3-to-NRZI conversion, data and clock recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion.

The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Since the amplitude loss and phase distortion is a function of the cable length, the equalizer must adjust its characteristics to optimize performance. In this design, the variable equalizer makes an initial estimation based on comparisons of incoming signal strength against some known cable characteristics, and then tunes itself for optimization. This is an ongoing process and self-adjusts against environmental changes such as temperature variations.

Next, the equalized signal goes through a DC restoration and data conversion block. The DC restoration circuit is used to compensate for the effect of baseline wander and to improve the dynamic range. The differential data conversion circuit converts the MLT3 format back to NRZI. The slicing threshold is also adaptive.

The clock recovery circuit extracts the 125MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. This signal is sent through the de-scrambler followed by the 4B/5B decoder. Finally, the NRZ serial data is converted to the MII format and provided as the input data to the MAC.

**Scrambler/De-Scrambler (100Base-TX only)**

The scrambler is used to spread the power spectrum of the transmitted signal to reduce EMI and baseline wander. The de-scrambler is needed to recover the scrambled signal.
10Base-T Transmit

The 10Base-T drivers are incorporated with the 100Base-TX drivers to allow for transmission using the same magnetic.
The drivers perform internal wave-shaping and pre-emphasis, and output 10Base-T signals with a typical amplitude of
2.5V peak. The 10Base-T signals have harmonic contents that are at least 27dB below the fundamental frequency when
driven by an all-ones Manchester-encoded signal.

10Base-T Receive

On the receive side, input buffer and level detecting squelch circuits are employed. A differential input receiver circuit and
a PLL performs the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data.
A squelch circuit rejects signals with levels less than 400mV or with short pulse widths to prevent noise at the RXP and
RXM inputs from falsely trigger the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming
signal and the KSZ8061MN decodes a data frame. The receive clock is kept active during idle periods in between data
reception.

SQE and Jabber Function (10Base-T only, not supported in 32-pin package)

In 10Base-T operation, a short pulse is put out on the COL pin after each frame is transmitted. This SQE test is required
as part of the 10Base-T transmit/receive path. If transmit enable (TXEN) is high for more than 20ms (jabbering), the
10Base-T transmitter is disabled and COL is asserted high. If TXEN is then driven low for more than 250ms, the 10Base-
T transmitter is re-enabled and COL is de-asserted (returns to low).

PLL Clock Synthesizer

The KSZ8061MN generates all internal clocks and all external clocks for system timing from an external 25MHz crystal,
oscillator, or reference clock.

Auto-Negotiation

The KSZ8061MN conforms to the auto-negotiation protocol, defined in Clause 28 of the IEEE 802.3 specification. Auto-
negotiation allows unshielded twisted pair (UTP) link partners to select the highest common mode of operation.

During auto-negotiation, link partners advertise capabilities across the UTP link to each other and then compare their own
capabilities with those they received from their link partners. The highest speed and duplex setting that is common to the
two link partners is selected as the mode of operation.

The following list shows the speed and duplex operation mode from highest to lowest priority.

- Priority 1: 100Base-TX, full-duplex
- Priority 2: 100Base-TX, half-duplex
- Priority 3: 10Base-T, full-duplex
- Priority 4: 10Base-T, half-duplex

Note that the 32-pin device does not have a COL pin on the MII interface, and therefore does not operate properly in half-
duplex mode. If there is a possibility that the link partner will be operating in half-duplex mode, then the 48-pin device
should be used because it fully supports both half- and full-duplex.

If the KSZ8061MN is using auto-negotiation, but its link partner is not, then the KSZ8061MN sets its operating speed by
observing the signal at its receiver. This is known as parallel detection and allows the KSZ8061MN to establish link by
listening for a fixed signal protocol in the absence of auto-negotiation advertisement protocol. Duplex is set by register 0h,
bit [8] because the KSZ8061MN cannot determine duplex by parallel detection.

If auto-negotiation is disabled, the speed is set by register 0h, bit [13], and the duplex is set by register 0h, bit [8]. For the
48-pin device, these two bits are initialized at power-up/reset by strapping options on pins 40 and 25, respectively. For the
32-pin device, the default is 100Base-TX, full-duplex, and there are no strapping options to change this default.

Auto-negotiation is enabled or disabled by hardware pin strapping (AUTONEG) and by software (register 0h, bit [12]). By
default, auto-negotiation is enabled in the 48-pin device after power-up or hardware reset, but it may be disabled by
pulling the LED0 pin low at that time. For the 32-pin device, auto-negotiation is disabled by default, but it may be enabled
by pulling the RXD0 pin low during reset. Afterwards, auto-negotiation can be enabled or disabled by register 0h, bit [12].
When the link is 10Base-T or the link partner is using auto-negotiation, and the Ultra-Deep Sleep mode is used, then the
Signal Detect assertion timing delay bit, register 14h bit [1], must be set.

The auto-negotiation link up process is shown in Figure 3.
Quiet-WIRE® Filtering

Quiet-WIRE is a feature to enhance 100Base-TX EMC performance by reducing both conducted and radiated emissions from the TXP/M signal pair. It can be used either to reduce absolute emissions, or to enable replacement of shielded cable with unshielded cable, all while maintaining interoperability with standard 100Base-TX devices.

Quiet-WIRE filtering is implemented internally, with no additional external components required. It is enabled or disabled at power-up and reset by a strapping option on the RXER pin. Once the KSZ8061 is powered up, Quiet-WIRE can be enabled or disable by writing to register 16h, bit [12].

The default setting for Quiet-WIRE reduces emissions primarily above 60MHz, with less reduction at lower frequencies. Several dB of reduction is possible. Signal attenuation is approximately equivalent to increasing the cable length by 10 to 20 meters, thus reducing cable reach by that amount. For applications needing more modest improvement in emissions, the level of filtering can be reduced by writing a series of registers.
Fast Link-Up
Link up time is normally determined by the time it takes to complete auto-negotiation. Additional time may be added by the auto MDI/MDI-X feature. The total link up time from power-up or cable connect is typically a second or more.

Fast Link-up mode significantly reduces 100Base-TX link-up time by disabling both auto-negotiation and auto MDI/MDI-X, and fixing the TX and RX channels. This is done via the CONFIG[2:0] and AUTONEG strapping options. Because these are strapping options, fast link-up is available immediately upon power-up. Fast Link-up is available only for 100Base-TX link speed. To force the link speed to 10Base-TX requires a register write.

Fast Link-up is intended for specialized applications where both link partners are known in advance. The link must also be known so that the fixed transmit channel of one device connects to the fixed receive channel of the other device, and vice versa. [The TX and RX channel assignments are determined by the MDI/MDI-X strapping option on LED2_0.]

If a device in Fast Link-up mode is connected to a normal device (auto-negotiate and auto-MDI/MDI-X), there will be no problems linking, but the speed advantage of Fast Link-up will be realized only on one end.

Internal and External RX Termination
By default, the RX differential pair is internally terminated. This minimizes board component count by eliminating all components between the KSZ8061MN and the magnetics (transformer and common mode choke). The KSZ8061MN has the option to turn off the internal termination and allow the use of external termination. External termination does increase the external component count, but these external components can be of tighter tolerances than the internal termination resistors. Enabling or disabling of internal RX termination is controlled by register 14h, bit [2].

External termination should consist of a 50Ω resistor between each signal (RXP and RXM) and AVDD.

MII Interface
The Media Independent Interface (MII) is compliant with the IEEE 802.3 Specification. It provides a common interface between MII PHYs and MACs, and has the following key characteristics:

KSZ8061MNG (48-pin package) has full MII:
- Pin count is 16 pins (7 pins for data transmission, 7 pins for data reception, and 2 pins for carrier and collision indication).
- 10Mbps and 100Mbps data rates are supported at both half and full duplex.
- Data transmission and reception are independent and belong to separate signal groups.
- Transmit data and receive data are each 4-bit wide, a nibble.

KSZ8061MNX (32-pin package) has MII-Lite:
- Pin count is 15 pins (no COL signal).
- Full duplex only. Half duplex is not supported.
### MII Signal Definition

Table 1 describes the MII signals. Refer to Clause 22 of the IEEE 802.3 specification for detailed information.

#### Table 1. MII Signal Definition

<table>
<thead>
<tr>
<th>MII Signal Name</th>
<th>Direction (KSZ8061MN signal)</th>
<th>Direction (with respect to MAC device)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TXC</td>
<td>Output</td>
<td>Input</td>
<td>Transmit Clock (2.5MHz for 10Mbps; 25MHz for 100Mbps)</td>
</tr>
<tr>
<td>TXEN</td>
<td>Input</td>
<td>Output</td>
<td>Transmit Enable</td>
</tr>
<tr>
<td>TXD[3:0]</td>
<td>Input</td>
<td>Output</td>
<td>Transmit Data [3:0]</td>
</tr>
<tr>
<td>TXER</td>
<td>Input</td>
<td>Output</td>
<td>Transmit Error (for EEE function only)</td>
</tr>
<tr>
<td>RXC</td>
<td>Output</td>
<td>Input</td>
<td>Receive Clock (2.5MHz for 10Mbps; 25MHz for 100Mbps)</td>
</tr>
<tr>
<td>RXDV</td>
<td>Output</td>
<td>Input</td>
<td>Receive Data Valid</td>
</tr>
<tr>
<td>RXD[3:0]</td>
<td>Output</td>
<td>Input</td>
<td>Receive Data [3:0]</td>
</tr>
<tr>
<td>RXER</td>
<td>Output</td>
<td>Input, or (not required)</td>
<td>Receive Error</td>
</tr>
<tr>
<td>CRS</td>
<td>Output</td>
<td>Input</td>
<td>Carrier Sense</td>
</tr>
<tr>
<td>COL</td>
<td>Output</td>
<td>Input</td>
<td>Collision Detection (KSZ8061MNG only)</td>
</tr>
</tbody>
</table>
Transmit Clock (TXC)
TXC is sourced by the PHY. It is a continuous clock that provides the timing reference for TXEN and TXD[3:0]. When the PHY links at 10Mbps, TXC is 2.5MHz. When the PHY links at 100Mbps, TXC is 25MHz.

Transmit Enable (TXEN)
TXEN indicates the MAC is presenting nibbles on TXD[3:0] for transmission. It is asserted synchronously with the first nibble of the preamble and remains asserted while all nibbles to be transmitted are presented on the MII, and is negated prior to the first TXC following the final nibble of a frame. TXEN transitions synchronously with respect to TXC.

Transmit Error (TXER)
TXER is implemented for the Energy Efficient Ethernet (EEE) function only. It is asserted by the MAC to enable the EEE’s low power idle mode. The symbol error function for the transmitted frame onto the line is not implemented. TXER transitions synchronously with respect to TXC.

Transmit Data [3:0] (TXD[3:0])
When TXEN is asserted, TXD[3:0] are the data nibbles accepted by the PHY for transmission. TXD[3:0] is 00 to indicate idle when TXEN is de-asserted. TXD[3:0] transitions synchronously with respect to TXC.

Receive Clock (RXC)
RXC provides the timing reference for RXDV, RXD[3:0], and RXER.
- In 10Mbps mode, RXC is recovered from the line while carrier is active. RXC is derived from the PHY’s reference clock when the line is idle, or link is down.
- In 100Mbps mode, RXC is continuously recovered from the line. If link is down, RXC is derived from the PHY’s reference clock.

Receive Data Valid (RXDV)
RXDV is driven by the PHY to indicate that the PHY is presenting recovered and decoded nibbles on RXD[3:0].
- In 10Mbps mode, RXDV is asserted with the first nibble of the SFD (Start of Frame Delimiter), 5Dh, and remains asserted until the end of the frame.
- In 100Mbps mode, RXDV is asserted from the first nibble of the preamble to the last nibble of the frame.

Receive Error (RXER)
RXER is asserted for one or more RXC periods to indicate that a Symbol Error (e.g. a coding error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame presently being transferred from the PHY. RXER transitions synchronously with respect to RXC.

Receive Data [3:0] (RXD[3:0])
RXD[3:0] transitions synchronously with respect to RXC. For each clock period in which RXDV is asserted, RXD[3:0] transfers a nibble of recovered data from the PHY.

Carrier Sense (CRS)
CRS is asserted and de-asserted as follows:
- In 10Mbps mode, CRS assertion is based on the reception of valid preambles. CRS de-assertion is based upon the reception of an end-of-frame (EOF) marker.
- In 100Mbps mode, CRS is asserted when a start-of-stream delimiter or /J/K symbol pair is detected. CRS is de-asserted when an end-of-stream delimiter or /T/R symbol pair is detected. Additionally, the PMA layer de-asserts CRS if IDLE symbols are received without /T/R.

Carrier Sense (COL)
COL is asserted in half-duplex mode whenever the transmitter and receiver are simultaneously active on the line. This informs the MAC that a collision has occurred during its transmission to the PHY. COL is supported only in the 48-pin package option. Therefore the 32-pin package option does not support half duplex. When interfacing the 32-pin device to a MAC with a COL input, that input should be pulled low.
MII Signal Diagram
The KSZ8061MN MII pin connections to the MAC are shown in Figure 4.

![Figure 4. KSZ8061MN MII Interface](image-url)
Back-to-Back Mode – 100Mbps Repeater

Two KSZ8061MN devices can be connected back-to-back to form a 100Base-TX to 100Base-TX repeater. For testing purposes, it can also be used to loopback data on the MII bus by physically connecting the MII receive bus to the MII transmit bus.

MII Back-to-Back Mode

In MII Back-to-Back mode, a KSZ8061MN interfaces with another KSZ8061MN to provide a complete 100Mbps repeater solution. RXC and TXC are not connected; they are both outputs.

The KSZ8061MN devices are configured to MII Back-to-Back mode after power-up or reset with the following:

- Strapping pin CONFIG[2:0] set to ‘110’
- A common 25MHz reference clock connected to XI of both KSZ8061MN devices
- MII signals connected as shown in Table 2.
Table 2. MII Signal Connection for MII Back-to-Back Mode

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin Type</th>
<th>Pin Name</th>
<th>Pin Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>RXDV</td>
<td>Output</td>
<td>TXEN</td>
<td>Input</td>
</tr>
<tr>
<td>RXD3</td>
<td>Output</td>
<td>TXD3</td>
<td>Input</td>
</tr>
<tr>
<td>RXD2</td>
<td>Output</td>
<td>TXD2</td>
<td>Input</td>
</tr>
<tr>
<td>RXD1</td>
<td>Output</td>
<td>TXD1</td>
<td>Input</td>
</tr>
<tr>
<td>RXD0</td>
<td>Output</td>
<td>TXD0</td>
<td>Input</td>
</tr>
<tr>
<td>TXEN</td>
<td>Input</td>
<td>RXDV</td>
<td>Output</td>
</tr>
<tr>
<td>TXD3</td>
<td>Input</td>
<td>RXD3</td>
<td>Output</td>
</tr>
<tr>
<td>TXD2</td>
<td>Input</td>
<td>RXD2</td>
<td>Output</td>
</tr>
<tr>
<td>TXD1</td>
<td>Input</td>
<td>RXD1</td>
<td>Output</td>
</tr>
<tr>
<td>TXD0</td>
<td>Input</td>
<td>RXD0</td>
<td>Output</td>
</tr>
</tbody>
</table>

Back-to-Back Mode and 10Base-T
If Back-to-Back mode is used and the line interface is operating at 10Base-T, it is necessary to also set register 18h bit [6].

MII Management (MIIM) Interface
The KSZ8061MN supports the IEEE 802.3 MII Management Interface, also known as the Management Data Input/Output (MDIO) Interface. This interface enables an upper-layer device, like a MAC processor, to monitor and control the state of the KSZ8061MN. An external device with MIIM capability is used to read the PHY status and/or configure the PHY settings. Further details on the MIIM interface can be found in Clause 22.2.4 of the IEEE 802.3 specification.

The MIIM interface consists of the following:
- A physical connection that incorporates the clock line (MDC) and the data line (MDIO).
- A specific protocol that operates across the aforementioned physical connection that allows the external controller to communicate with one or more PHY devices.
- A set of 16-bit MDIO registers. Supported registers [0:8] are standard registers, and their functions are defined per the IEEE 802.3 Specification. The additional registers are provided for expanded functionality. See Register Map section for details.

The KSZ8061MN supports unique PHY addresses 1 to 7, and broadcast PHY address 0. The broadcast address is defined per the IEEE 802.3 specification, and can be used to write to multiple KSZ8061MN devices simultaneously.

The PHYAD[2:0] strapping pins are used to assign a unique PHY address between 0 and 7 to each KSZ8061MN device. Table 3 shows the MII Management frame format.

Table 3. MII Management Frame Format

<table>
<thead>
<tr>
<th></th>
<th>Preamble</th>
<th>Start of Frame</th>
<th>Read/Write OP Code</th>
<th>PHY Address Bits [4:0]</th>
<th>REG Address Bits [4:0]</th>
<th>TA</th>
<th>Data Bits [15:0]</th>
<th>Idle</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>32 1's</td>
<td>01</td>
<td>10</td>
<td>00AAA</td>
<td>RRRRR</td>
<td>Z0</td>
<td>DDDDDDDDD_DDDDDDD</td>
<td>Z</td>
</tr>
<tr>
<td>Write</td>
<td>32 1's</td>
<td>01</td>
<td>01</td>
<td>00AAA</td>
<td>RRRRR</td>
<td>10</td>
<td>DDDDDDDDD_DDDDDDD</td>
<td>Z</td>
</tr>
</tbody>
</table>
LED Output Pins

The LED0 and LED1 pins indicate line status and are intended for driving LEDs. They are active low and can sink current directly from LEDs. By default, LED0 indicates Link/Activity, and LED1 indicates Link Speed. Bits [5:4] in register 1Fh allow the definition of these pins to be changed to Link Status and Activity respectively.

On the KSZ8061MNX, pin 24 is a dual-function pin that can function either as LED0 or TXER. TXER is needed only for EEE. At reset, EEE is disabled and this pin function is LED0. If EEE is enabled and the link partner also supports EEE, the pin becomes TXER, and no LED signal is available on the KSZ8061MNX. The default function for LED0 on the KSZ8061MNX is Link Status, but it may be changed to Link/Activity.

- **Link Status**: The LED indicates that the serial link is up.
- **Link/Activity**: When the link is up but there is no traffic, the LED will be on. When packets are being received or transmitted, the LED will blink.
- **Activity**: The LED blinks when packets are received or transmitted. It is off when there is no activity.
- **Speed**: When the link is up, the LED is on to indicate a 100Base-TX link, and is off to indicate a 10Base-T link.

Interrupt (INTRP)

INTRP is an interrupt output signal that may be used to inform the external controller that there has been a status update to the KSZ8061MN PHY register. This eliminates the need for the processor to poll the PHY for status changes such as link up or down.

Register 1Bh, bits [15:8] are the interrupt control bits to enable and disable the conditions for asserting the INTRP signal. Register 1Bh, bits [7:0] are the interrupt status bits to indicate which interrupt conditions have occurred. The interrupt status bits are cleared after reading register 1Bh.

Register 1Fh, bit [9] sets the interrupt level to active high or active low. The default is active low.

HP Auto MDI/MDI-X

HP Auto MDI/MDI-X configuration eliminates the confusion of whether to use a straight cable or a crossover cable between the KSZ8061MN and its link partner. This feature allows the KSZ8061MN to use either type of cable to connect with a link partner that is in either MDI or MDI-X mode. The auto-sense function detects transmit and receive pairs from the link partner and then assigns transmit and receive pairs of the KSZ8061MN accordingly.

Auto MDI/MDI-X is initially either enabled or disabled at a hardware reset by strapping the hardware pin (CONFIG[2:0]). Afterwards, it can be enabled or disabled by register 1Fh, bit [13]. When Auto MDI/MDI-X is disabled, serial data is normally transmitted on the pin pair TXP/TXM, and data is received on RXP/RXM. However, this may be reversed by writing to register 1Fh, bit [14].

An isolation transformer with symmetrical transmit and receive data paths is recommended to support Auto MDI/MDI-X. Table 4 illustrates how the IEEE 802.3 Standard defines MDI and MDI-X.

<table>
<thead>
<tr>
<th>MDI</th>
<th>MDI-X</th>
</tr>
</thead>
<tbody>
<tr>
<td>RJ-45 Pin</td>
<td>Signal</td>
</tr>
<tr>
<td>1</td>
<td>TX+</td>
</tr>
<tr>
<td>2</td>
<td>TX-</td>
</tr>
<tr>
<td>3</td>
<td>RX+</td>
</tr>
<tr>
<td>6</td>
<td>RX-</td>
</tr>
</tbody>
</table>

Table 4. MDI/MDI-X Pin Definition
Straight Cable
A straight cable connects an MDI device to an MDI-X device, or a MDI-X device to a MDI device. Figure 7 depicts a typical straight cable connection between a NIC card (MDI device) and a switch, or hub (MDI-X device).

![Figure 7. Typical Straight Cable Connection](image)

Crossover Cable
A crossover cable connects an MDI device to another MDI device, or an MDI-X device to another MDI-X device. Figure 8 depicts a typical crossover cable connection between two switches or hubs (two MDI-X devices).

![Figure 8. Typical Crossover Cable Connection](image)
Loopback Modes
The KSZ8061MN supports the following loopback operations to verify analog and/or digital data paths.

- **Local (Digital) Loopback**
- **Remote (Analog) Loopback**

Local (Digital) Loopback Mode
This loopback mode is a diagnostic mode for checking the MII transmit and receive data paths between KSZ8061MN and external MAC, and is supported for both speeds (10/100 Mbps) at full-duplex.

The loopback data path is shown in Figure 9.
1. MII MAC transmits frames to KSZ8061MN.
2. Frames are wrapped around inside KSZ8061MN.
3. KSZ8061MN transmits frames back to MII MAC.

![Figure 9. Local (Digital) Loopback](image)

The following programming steps and register settings are used for Local Loopback mode.

For 10/100 Mbps loopback,

1. Set Register 0h,
   - Bit [14] = 1  // Enable Local Loopback mode
   - Bit [13] = 0/1  // Select 10Mbps / 100Mbps speed
   - Bit [12] = 0  // Disable Auto-Negotiation
   - Bit [8] = 1  // Select full-duplex mode

2. Set Register 1Ch,
   - Bit [5] = 1

Figure 9. Local (Digital) Loopback
Remote (Analog) Loopback

This loopback mode checks the line (differential pairs, transformer, RJ-45 connector, Ethernet cable) transmit and receive data paths between KSZ8061MN and its link partner, and is supported for 100Base-TX full-duplex mode only.

The loopback data path is shown in the following Figure 10.

1. Fast Ethernet (100Base-TX) PHY Link Partner transmits frames to KSZ8061MN.
2. Frames are wrapped around inside KSZ8061MN.
3. KSZ8061MN transmits frames back to Fast Ethernet (100Base-TX) PHY Link Partner.

![Figure 10. Remote (Analog) Loopback](image)

The following programming steps and register settings are used for Remote Loopback mode.

1. Set Register 0h,
   - Bit [13] = 1  // Select 100Mbps speed
   - Bit [12] = 0  // Disable Auto-Negotiation
   - Bit [8] = 1   // Select full-duplex mode

   Or just simply auto-negotiate and link up at 100Base-TX full-duplex mode with link partner

2. Set Register 1Fh,
   - Bit [2] = 1    // Enable Remote Loopback mode
LinkMD® Cable Diagnostics

The LinkMD® function utilizes time domain reflectometry (TDR) to analyze the cabling plant for common cabling problems, such as open circuits, short circuits, and impedance mismatches.

LinkMD works by sending a pulse of known amplitude and duration down the MDI or MDI-X pair, and then analyzing the shape of the reflected signal to determine the type of fault. The time duration for the reflected signal to return provides the approximate distance to the cabling fault. The LinkMD function processes this TDR information and presents it as a numerical value that can be translated to a cable distance.

LinkMD is initiated by accessing the LinkMD Control/Status Register (register 1Dh) and the PHY Control 2 Register (register 1Fh). The latter register is used to disable auto MDI/MDI-X and to select either MDI or MDI-X as the cable differential pair for testing.

A two-step process is used to analyze the cable. The first step uses a small pulse (for short cables), while the second step uses a larger pulse (for long cables). The steps are shown here:

For short cables:
1. Write MMD address 1Bh, register 0, bits [7:4] = 0x2. Note that this is the power-up default value.
2. Write register 13h, bit [15] = 0. Note that this is the power-up default value.
3. Write register 1Fh. Disable auto MDI/MDI-X in bit [13], and select either MDI or MDI-X in bit [14] to specify the twisted pair to test.
5. Read register 1Dh to determine the result of the first step. Bit [15] = 0 indicates that the test is complete. After that, the result is read in bits [14:12]. Remember the result.

For long cables:
1. Write MMD address 1Bh, register 0, bits [7:4] = 0x7.
3. Write register 1Dh bit [15] to initiate the LinkMD test.
4. Read register 1Dh to determine the result of the first step. Bit [15] = 0 indicates that the test is complete. After that, the result is read in bits [14:12].

If either test reveals a short, then there is a short. If either test reveals an open, then there is an open. If both tests indicate normal, then the cable is normal.

LinkMD®+ Enhanced Diagnostics: Receive Signal Quality Indicator

The KSZ8061MN provides a receive Signal Quality Indicator (SQI) feature that indicates the relative quality of the 100Base-TX receive signal. It approximates a signal-to-noise ratio, and is affected by cable length, cable quality, and coupled environmental noise.

The raw SQI value is available for reading at any time from indirect register: MMD 1Ch, register ACh, bits [14:8]. A lower value indicates better signal quality, while a higher value indicates worse signal quality. Even in a stable configuration in a low-noise environment, the value read from this register may vary. The value should therefore be averaged by taking multiple readings. The update interval of the SQI register is 2µs, so measurements taken more frequently than 2µs will be redundant. In a quiet environment, six to ten readings are suggested for averaging. In a noisy environment, individual readings are unreliable, so a minimum of thirty readings are suggested for averaging. The SQI circuit does not include any hysteresis.

Table 5 lists typical SQI values for various CAT5 cable lengths when linked to a typical 100Base-TX device in a quiet environment. In a noisy environment or during immunity testing, the SQI value will increase.
Table 5. Typical SQI Values

<table>
<thead>
<tr>
<th>CAT5 Cable Length</th>
<th>Typical SQI Value (MMD 1Ch, register ACh, bits [14:8])</th>
</tr>
</thead>
<tbody>
<tr>
<td>10m</td>
<td>2</td>
</tr>
<tr>
<td>30m</td>
<td>2</td>
</tr>
<tr>
<td>50m</td>
<td>3</td>
</tr>
<tr>
<td>80m</td>
<td>3</td>
</tr>
<tr>
<td>100m</td>
<td>4</td>
</tr>
<tr>
<td>130m</td>
<td>5</td>
</tr>
</tbody>
</table>

NAND Tree Support

The KSZ8061MN provides parametric NAND tree support for fault detection between chip I/Os and board. The NAND tree is a chain of nested NAND gates in which each KSZ8061MN digital I/O (NAND tree input) pin is an input to one NAND gate along the chain. At the end of the chain, the CRS pin provides the output for the next NAND gates.

The NAND tree test process includes:

- Enabling NAND tree mode
- Pulling all NAND tree input pins high
- Driving low each NAND tree input pin sequentially per the NAND tree pin order
- Checking the NAND tree output to ensure there is a toggle high-to-low or low-to-high for each NAND tree input driven low

Table 6 and Table 7 list the NAND tree pin order.

Table 6. KSZ8061MNX NAND Tree Test Pin Order

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>NAND Tree Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>MDIO</td>
<td>Input</td>
</tr>
<tr>
<td>11</td>
<td>MDC</td>
<td>Input</td>
</tr>
<tr>
<td>12</td>
<td>RXER</td>
<td>Input</td>
</tr>
<tr>
<td>13</td>
<td>RXDV</td>
<td>Input</td>
</tr>
<tr>
<td>14</td>
<td>RXD3</td>
<td>Input</td>
</tr>
<tr>
<td>16</td>
<td>RXD2</td>
<td>Input</td>
</tr>
<tr>
<td>17</td>
<td>RXD1</td>
<td>Input</td>
</tr>
<tr>
<td>18</td>
<td>RXD0</td>
<td>Input</td>
</tr>
<tr>
<td>19</td>
<td>RXC</td>
<td>Input</td>
</tr>
<tr>
<td>20</td>
<td>TXC</td>
<td>Input</td>
</tr>
<tr>
<td>21</td>
<td>TXEN</td>
<td>Input</td>
</tr>
<tr>
<td>22</td>
<td>TXD0</td>
<td>Input</td>
</tr>
<tr>
<td>23</td>
<td>TXD1</td>
<td>Input</td>
</tr>
<tr>
<td>24</td>
<td>LED0/TXER</td>
<td>Input</td>
</tr>
<tr>
<td>25</td>
<td>TXD2</td>
<td>Input</td>
</tr>
<tr>
<td>26</td>
<td>TXD3</td>
<td>Input</td>
</tr>
<tr>
<td>29</td>
<td>INTRP</td>
<td>Input</td>
</tr>
<tr>
<td>27</td>
<td>CRS</td>
<td>Output</td>
</tr>
</tbody>
</table>
Table 7. KSZ8061MNG NAND Tree Test Pin Order

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>NAND Tree Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>COL</td>
<td>Input</td>
</tr>
<tr>
<td>16</td>
<td>MDIO</td>
<td>Input</td>
</tr>
<tr>
<td>17</td>
<td>MDC</td>
<td>Input</td>
</tr>
<tr>
<td>18</td>
<td>RXER</td>
<td>Input</td>
</tr>
<tr>
<td>19</td>
<td>RXDV</td>
<td>Input</td>
</tr>
<tr>
<td>20</td>
<td>RXD3</td>
<td>Input</td>
</tr>
<tr>
<td>23</td>
<td>RXD2</td>
<td>Input</td>
</tr>
<tr>
<td>24</td>
<td>RXD1</td>
<td>Input</td>
</tr>
<tr>
<td>25</td>
<td>RXD0</td>
<td>Input</td>
</tr>
<tr>
<td>26</td>
<td>RXC</td>
<td>Input</td>
</tr>
<tr>
<td>29</td>
<td>TXC</td>
<td>Input</td>
</tr>
<tr>
<td>30</td>
<td>TXEN</td>
<td>Input</td>
</tr>
<tr>
<td>31</td>
<td>TXD0</td>
<td>Input</td>
</tr>
<tr>
<td>32</td>
<td>TXD1</td>
<td>Input</td>
</tr>
<tr>
<td>34</td>
<td>LED0/TXER</td>
<td>Input</td>
</tr>
<tr>
<td>35</td>
<td>TXD2</td>
<td>Input</td>
</tr>
<tr>
<td>37</td>
<td>TXD3</td>
<td>Input</td>
</tr>
<tr>
<td>39</td>
<td>LED0</td>
<td>Input</td>
</tr>
<tr>
<td>40</td>
<td>LED1</td>
<td>Input</td>
</tr>
<tr>
<td>44</td>
<td>INTRP</td>
<td>Input</td>
</tr>
<tr>
<td>38</td>
<td>CRS</td>
<td>Output</td>
</tr>
</tbody>
</table>

NAND Tree I/O Testing

The following procedure can be used to check for faults on the KSZ8061MN digital I/O pin connections to the board:

1. Enable NAND tree mode by INTRP pin strapping option.
2. Use board logic to drive all KSZ8061MN NAND tree input pins high.
3. Use board logic to drive each NAND tree input pin, per KSZ8061MN NAND tree pin order, as follows:
   a. Toggle the first pin (MDIO) from high to low, and verify the CRS pin switch from high to low to indicate that the first pin is connected properly.
   b. Leave the first pin (MDIO) low.
   c. Toggle the second pin (MDC) from high to low, and verify the CRS pin switch from low to high to indicate that the second pin is connected properly.
   d. Leave the first pin (MDIO) and the second pin (MDC) low.
   e. Toggle the third pin (RXD3) from high to low, and verify the CRS pin switch from high to low to indicate that the third pin is connected properly.
   f. Continue with this sequence until all KSZ8061MN NAND tree input pins have been toggled.

Each KSZ8061MN NAND tree input pin must cause the CRS output pin to toggle high-to-low or low-to-high to indicate a good connection. If the CRS pin fails to toggle when the KSZ8061MN input pin toggles from high to low, the input pin has a fault.
**Power Management**

The KSZ8061MN offers the following power management modes which are enabled and disabled by register control.

**Power Saving Mode**

Power saving mode is used to reduce the transceiver power consumption when the cable is unplugged. This mode does not interfere with normal device operation. It is enabled by writing a one to register 1Fh, bit [10], and is in effect when auto-negotiation mode is enabled and cable is disconnected (no link).

In this mode, the KSZ8061MN shuts down all transceiver blocks except for the transmitter, energy detect, and PLL circuits. By default, power saving mode is disabled after power-up.

**Energy Detect Power Down Mode**

Energy detect power down (EDPD) mode is used to further reduce the transceiver power consumption when the cable is unplugged, relative to power saving mode. This mode does not interfere with normal device operation. It is enabled by writing a zero to register 18h, bit [11], and is in effect when auto-negotiation mode is enabled and cable is disconnected (no link).

EDPD mode can be optionally enhanced with a PLL Off feature, which turns off all KSZ8061MN transceiver blocks, except for transmitter and energy detect circuits. PLL Off is set by writing a one to register 10h, bit [4].

Further power reduction is achieved by extending the time interval in between transmissions of link pulses while in this mode. The periodic transmission of link pulses is needed to ensure two link partners in the same low power state and with auto MDI/MDI-X disabled can wake up when the cable is connected between them. By default, energy detect power down mode is disabled after power-up.

**Power Down Mode**

Power down mode is used to power down the KSZ8061MN when it is not in use after power-up. It is enabled by writing a one to register 0h, bit [11].

In this mode, the KSZ8061MN disables all internal functions except the MII management interface. The KSZ8061MN exits (disables) power down mode after register 0h, bit [11] is set back to zero.

**Slow Oscillator Mode**

Slow oscillator mode is used to disconnect the input reference crystal/clock on XI (pin 1) and select the on-chip slow oscillator when the KSZ8061MN is not in use after power-up. It is enabled by writing a one to register 11h, bit [6].

Slow oscillator mode works in conjunction with power down mode to put the KSZ8061MN into a lower power state with all internal functions disabled, except for the MII management interface. To properly exit this mode and return to normal PHY operation, use the following programming sequence:

1. Disable slow oscillator mode by writing a zero to register 11h, bit [6].
2. Disable power down mode by writing a zero to register 0h, bit [11].
3. Initiate software reset by writing a one to register 0h, bit [15].

**Ultra-Deep Sleep Mode**

Ultra-deep sleep mode is used to achieve the lowest possible power consumption while retaining the ability to detect activity on the Tx/Rx cable pairs, and is intended for achieving negligible battery drain during long periods of inactivity. It is controlled by several register bits. Ultra-deep sleep mode may be entered by writing to a register, or it may be initiated automatically when signal detect (SIGDET) is de-asserted. Details are given in the Signal Detect (SIGDET) and Ultra-Deep Sleep Mode section.

In Ultra-deep sleep mode, the KSZ8061MN disables all internal functions and I/Os except for the ultra-low power signal detect circuit and the signal detect pin (SIGDET), which are powered by VDDIO. For the lowest power consumption, the 1.2V supply (VDDL and AVDDL) may be turned off externally. A hardware reset is required to exit Ultra-deep sleep mode.

**Non-Volatile Registers**

Most of the logic circuitry of the KSZ8061MN, including the status and control registers, is powered by the 1.2V supply. When the 1.2V supply is turned off in Ultra-deep sleep mode, the content of the registers is lost. Because of the importance of register 14h and bit [0] of register 13h, which control the various power modes, these bits are duplicated in a logic block powered by the 3.3V supply. These register bits are therefore “non-volatile” while in Ultra-deep sleep mode.
To access the non-volatile (3.3V) registers, bit [4] of register 14h must first be set. Otherwise, writes to these registers will modify only the volatile versions of these registers and not the non-volatile versions.

**Signal Detect (SIGDET) and Ultra-Deep Sleep Mode**

SIGDET is an output signal which may be used for power reduction, either by directly turning off selected power or by signaling to a host controller when no signal is detected on the line interface. It is asserted when sufficient energy is detected on either of the differential pairs, and is de-asserted when cable energy is not detected. The signal detection circuit consumes almost no power from the VDDIO supply, and does not use the 1.2V supply at all.

Ultra-deep sleep mode may be entered either automatically in unison with the Signal Detect signal (automatic method), or manually by setting a register bit (CPU control method).

The signal detect feature and Ultra-deep sleep mode are controlled via multiple bits in register 14h:

- Register 14h, bit [6] Ultra-deep sleep method: either automatic or CPU control.
- Register 14h, bit [5] Manually enter Ultra-deep sleep mode when CPU control method is selected.
- Register 14h, bit [3] Enable Ultra-deep sleep mode and SIGDET
- Register 14h, bit [1] Extend timing for SIGDET de-assertion and entry into Ultra-deep sleep mode
- Register 14h, bit [0] SIGDET output polarity

**CPU Control Method (MIIM interface)**

In the CPU control method, the KSZ8061MN drives SIGDET signal to the CPU. SIGDET defaults to force high, in order to not interfere with PHY initialization by the CPU. At power-on, the KSZ8061MN drives SIGDET high, without consideration of cable energy level. During initialization, the CPU writes data 0x0058 to register 14h.

- Bit [4] enables access to the non-volatile copy of register 14h.
- Enable ultra-deep sleep mode and SIGDET by setting register 14h, bit [3].
- Automatic ultra-deep sleep functionality is disabled by setting register 14h, bit [6].

SIGDET is now enabled and will change state as cable energy changes. Typically, in response to the de-assertion of SIGDET, the CPU puts KSZ8061MN into ultra-deep sleep mode by setting register 14h, bit [5]. To further reduce power, the CPU may disable the 1.2V supply to the KSZ8061MN. The KSZ8061MN will assert SIGDET when energy is detected on the cable. To activate the KSZ8061MN, the CPU enables the 1.2V supply and asserts hardware reset (RESET#) to the KSZ8061MN. Because the KSZ8061MN has been completely reset, the registers must also be re-initialized.

Alternatively, it is possible to maintain register access during ultra-deep sleep mode by preserving the 1.2V power supply and setting register 13h, bit [0] to enable slow oscillator mode. Ultra-deep sleep mode can then be exited by writing to register 14h. The 1.2V supply results in increased power consumption.

**Automatic Ultra-Deep Sleep Method**

The board may be designed such that the KSZ8061MN SIGDET signal enables the 1.2V power supply to KSZ8061MN. At power-on, the KSZ8061MN drives SIGDET high, without consideration of cable energy level. During initialization, CPU writes data 0x001A or 0x0018 to register 14h.

- Bit [4] enables access to the non-volatile copy of register 14h.
- Enable ultra-deep sleep mode and SIGDET by setting register 14h, bit [3].
- Automatic ultra-deep sleep functionality is enabled by clearing register 14h, bit [6].
- SIGDET timing bit [1] must be set unless the link partner is not using auto-negotiation, auto-MDI/MDI-X is disabled, and link is at 100 Mbps.

When the KSZ8061MN detects signal loss, it automatically enters ultra-deep sleep mode and de-asserts SIGDET. SIGDET may be used to disable the 1.2V supply. When the KSZ8061MN detects a signal, it asserts SIGDET (which enables the 1.2V supply) and automatically wakes up. SIGDET may be used to wake up the CPU, which then re-initializes the KSZ8061MN.
Alternatively, a hardware reset (RESET#) will bring the KSZ8061MN out of ultra-deep sleep mode. Note that the contents of register 14h and bits [9:8] and [1:0] of register 13h are preserved during ultra-deep sleep mode, but are lost during hardware reset.

**Energy Efficient Ethernet (EEE)**

The KSZ8061MN implements Energy Efficient Ethernet (EEE) for Media Independent Interface (MII) in accordance to the IEEE 802.3az Specification. Implementation is defined around an EEE-compliant MAC on the host side and an EEE-compliant Link Partner on the line side that support special signaling associated with EEE.

EEE saves power by keeping the voltage for the AC signal on the Ethernet cable at approximately 0V peak-to-peak for as often as possible during periods of no traffic activity, while maintaining the link-up status. This is referred to as the Low Power Idle (LPI) state.

In the LPI state, the copper link responds automatically when it receives traffic and resumes normal PHY operation immediately, without blockage of traffic or loss of packet. This involves exiting LPI state and returning to normal 100Mbps operating mode. Wake-up time is <30μs for 100Base-TX.

The LPI state is controlled independently for transmit and receive paths, allowing the LPI state to be active (enabled) for:

- Transmit cable path only
- Receive cable path only
- Both transmit and receive cable paths

Upon power-up or reset, the EEE function is off. To enable the EEE function for 100Mbps mode, follow this programming sequence:

1. Enable 100Mbps EEE mode advertisement by writing a ‘1’ to MMD address 7h, register 3Ch, bit [1].
2. Restart auto-negotiation by writing a ‘1’ to standard register 0h, bit [9].

In 100Base-TX EEE operation, “refresh” transmissions are used to maintain link and the quiet periods are when the power savings takes place. Approximately every 20ms - 22ms a refresh transmission of 200μs - 220μs sent to the link partner. The refresh transmissions and quiet periods are shown in Figure 11.

![Figure 11. LPI Mode (Refresh Transmissions and Quiet Periods)](image-url)
Transmit Direction Control
The KSZ8061MN enters the LPI state for the transmit direction when the attached EEE-compliant MAC de-asserts TXEN, asserts TXER, and drives TXD[3:0] to 0001. It remains in the transmit LPI state while MAC maintains the states of these signals. The TXC clock is not stopped because it is sourced from the PHY and is used by the MAC for MII transmit.

When the attached EEE-compliant MAC changes any of the TXEN and TXD[3:0] signals from the set LPI state value, the KSZ8061MN exits the LPI transmit state.

Receive Direction Control
The KSZ8061MN enters the LPI state for the receive direction upon receiving the P Code bit pattern (Sleep/Refresh) from the EEE-compliant link partner. It then de-asserts RXDV, asserts RXER, and drives RXD[3:0] to 0001. The KSZ8061MN remains in the receive LPI state while it continues to receive the refresh from the link partner, so it will continue to maintain and drive the LPI output states for the MII receive signals to inform the attached MAC that it is in the LPI receive state.

Additionally, after nine or more clock cycles in the receive LPI state, the KSZ8061MN will stop the RXC clock output to the MAC.

When the KSZ8061MN receives a non-P Code bit pattern (non-refresh), it exits the LPI state and sets the RXDV and RXD[3:0] signals accordingly for a normal frame or normal idle.
Reference Circuit for Power and Ground Connections

The KSZ8061MNX and KSZ8061MNG require a minimum of two supply voltages. 1.2V is required for VDDL and AVDDL. 3.3V is required for VDDIO and AVDDH. Optionally, VDDIO may be operated at 2.5V or 1.8V.

Figure 12. KSZ8061MNX Power and Ground Connections

Figure 13. KSZ8061MNG Power and Ground Connections
### Register Map

The register space within the KSZ8061MN consists of two distinct areas.

- **Standard registers**  // Direct register access
- **MDIO Manageable device (MMD) registers**  // Indirect register access

#### Table 8. Standard Registers

<table>
<thead>
<tr>
<th>Register Number (hex)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>IEEE-Defined Registers</strong></td>
<td></td>
</tr>
<tr>
<td>0h</td>
<td>Basic Control</td>
</tr>
<tr>
<td>1h</td>
<td>Basic Status</td>
</tr>
<tr>
<td>2h</td>
<td>PHY Identifier 1</td>
</tr>
<tr>
<td>3h</td>
<td>PHY Identifier 2</td>
</tr>
<tr>
<td>4h</td>
<td>Auto-Negotiation Advertisement</td>
</tr>
<tr>
<td>5h</td>
<td>Auto-Negotiation Link Partner Ability</td>
</tr>
<tr>
<td>6h</td>
<td>Auto-Negotiation Expansion</td>
</tr>
<tr>
<td>7h</td>
<td>Auto-Negotiation Next Page</td>
</tr>
<tr>
<td>8h</td>
<td>Auto-Negotiation Link Partner Next Page Ability</td>
</tr>
<tr>
<td>9h – Ch</td>
<td>Reserved</td>
</tr>
<tr>
<td>Dh</td>
<td>MMD Access Control Register</td>
</tr>
<tr>
<td>Eh</td>
<td>MMD Access Address Data Register</td>
</tr>
<tr>
<td>Fh</td>
<td>Reserved</td>
</tr>
<tr>
<td><strong>Vendor-Specific Registers</strong></td>
<td></td>
</tr>
<tr>
<td>10h</td>
<td>Digital Control</td>
</tr>
<tr>
<td>11h</td>
<td>AFE Control 0</td>
</tr>
<tr>
<td>12h</td>
<td>Reserved</td>
</tr>
<tr>
<td>13h</td>
<td>AFE Control 2</td>
</tr>
<tr>
<td>14h</td>
<td>AFE Control 3</td>
</tr>
<tr>
<td>15h</td>
<td>RXER Counter</td>
</tr>
<tr>
<td>16h</td>
<td>Operation Mode</td>
</tr>
<tr>
<td>17h</td>
<td>Operation Mode Strap Status</td>
</tr>
<tr>
<td>18h</td>
<td>Expanded Control</td>
</tr>
<tr>
<td>19h – 1Ah</td>
<td>Reserved</td>
</tr>
<tr>
<td>1Bh</td>
<td>Interrupt Control/Status</td>
</tr>
<tr>
<td>1Ch</td>
<td>Function Control</td>
</tr>
<tr>
<td>1Dh</td>
<td>LinkMD® Control/Status</td>
</tr>
<tr>
<td>1Eh</td>
<td>PHY Control 1</td>
</tr>
<tr>
<td>1Fh</td>
<td>PHY Control 2</td>
</tr>
</tbody>
</table>

The KSZ8061MN supports the following MMD device addresses and their associated register addresses, which make up the indirect MMD registers.
Table 9. MMD Registers

<table>
<thead>
<tr>
<th>Device Address (Hex)</th>
<th>Register Address (Hex)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7h</td>
<td>3Ch</td>
<td>EEE Advertisement</td>
</tr>
<tr>
<td></td>
<td>3Dh</td>
<td>Link Partner EEE Advertisement</td>
</tr>
<tr>
<td>1Bh</td>
<td>0h</td>
<td>AFED Control</td>
</tr>
<tr>
<td>1Ch</td>
<td>ACh</td>
<td>Signal Quality</td>
</tr>
</tbody>
</table>

Standard Registers

Standard registers provide direct read/write access to a 32-register address space, as defined in Clause 22 of the IEEE 802.3 standard. Within this address space, the first 16 registers (0h to Fh) are defined according to the IEEE specification, while the remaining 16 registers (10h to 1Fh) are defined specific to the PHY vendor.

Standard Register Description

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.15</td>
<td>Reset</td>
<td>1 = Software reset&lt;br&gt;0 = Normal operation&lt;br&gt;This bit is self-cleared after a ‘1’ is written to it.</td>
<td>RW/SC</td>
<td>0</td>
</tr>
<tr>
<td>0.14</td>
<td>Loopback</td>
<td>1 = Loop-back mode (MII TX to MII RX. Line side is disconnected.)&lt;br&gt;0 = Normal operation&lt;br&gt;Loopback must be enabled both here and in register 1Ch.</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>0.13</td>
<td>Speed Select</td>
<td>1 = 100Mbps&lt;br&gt;0 = 10Mbps&lt;br&gt;This bit is ignored if auto-negotiation is enabled (register 0.12 = 1).&lt;br&gt;At reset, this bit is set by strapping in pin 40 of the 48-pin device. (The 32-pin device has no strapping option for speed; this bit default is 1.)&lt;br&gt;After reset, this bit may be overwritten.</td>
<td>RW</td>
<td>1</td>
</tr>
<tr>
<td>0.12</td>
<td>Auto-Negotiation Enable</td>
<td>1 = Enable auto-negotiation process&lt;br&gt;0 = Disable auto-negotiation process&lt;br&gt;If enabled, auto-negotiation result overrides settings in register 0.13 and 0.8.</td>
<td>RW</td>
<td>Set by AUTONEG strapping pin. See “Strapping Options” section for details.</td>
</tr>
<tr>
<td>0.11</td>
<td>Power Down</td>
<td>1 = Power down mode&lt;br&gt;0 = Normal operation&lt;br&gt;If software reset (register 0.15) is used to exit Power Down mode (register 0.11 = 1), two software reset writes (register 0.15 = 1) are required. First write clears Power Down mode; second write resets chip and re-latches the pin strapping pin values.</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>0.10</td>
<td>Isolate</td>
<td>1 = Electrical isolation of PHY from MII&lt;br&gt;0 = Normal operation</td>
<td>RW</td>
<td>0</td>
</tr>
</tbody>
</table>

Note:
10. RW = Read/Write.<br>RO = Read only.<br>SC = Self-cleared.<br>LH = Latch high.<br>LL = Latch low.
## Register Description (Continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode</th>
<th>Default</th>
</tr>
</thead>
</table>
| 0.9     | Restart Auto-Negotiation | 1 = Restart auto-negotiation process  
0 = Normal operation.  
This bit is self-cleared after a ‘1’ is written to it. | RW/SC | 0       |
| 0.8     | Duplex Mode          | 1 = Full-duplex  
0 = Half-duplex  
At reset, the duplex mode is set by strapping in pin 25 of the 48-pin device. This bit value is the inverse of the strapping input. (The 32-pin device has no strapping option for duplex mode.) After reset, this bit may be overwritten. | RW   | 1       |
| 0.7     | Collision Test       | 1 = Enable COL test  
0 = Disable COL test  
Note: COL is not supported in the 32-pin package. | RW   | 0       |
| 0.6:0   | Reserved             | RO               | 000_0000 |

### Register 1h – Basic Status

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
<th>Mode</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.15</td>
<td>100Base-T4</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>1.14</td>
<td>100Base-TX Full-Duplex</td>
<td>RO</td>
<td>1</td>
</tr>
<tr>
<td>1.13</td>
<td>100Base-TX Half-Duplex</td>
<td>RO</td>
<td>1</td>
</tr>
<tr>
<td>1.12</td>
<td>10Base-T Full-Duplex</td>
<td>RO</td>
<td>1</td>
</tr>
<tr>
<td>1.11</td>
<td>10Base-T Half-Duplex</td>
<td>RO</td>
<td>1</td>
</tr>
<tr>
<td>1.10:7</td>
<td>Reserved</td>
<td>RO</td>
<td>000_0</td>
</tr>
<tr>
<td>1.6</td>
<td>No Preamble</td>
<td>RW</td>
<td>1</td>
</tr>
<tr>
<td>1.5</td>
<td>Auto-Negotiation Complete</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>1.4</td>
<td>Remote Fault</td>
<td>RO/LH</td>
<td>0</td>
</tr>
<tr>
<td>1.3</td>
<td>Auto-Negotiation Ability</td>
<td>RO</td>
<td>1</td>
</tr>
<tr>
<td>1.2</td>
<td>Link Status</td>
<td>RO/LL</td>
<td>0</td>
</tr>
<tr>
<td>1.1</td>
<td>Jabber Detect</td>
<td>RO/LH</td>
<td>0</td>
</tr>
<tr>
<td>1.0</td>
<td>Extended Capability</td>
<td>RO</td>
<td>1</td>
</tr>
</tbody>
</table>
## Register Description (Continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode&lt;sup&gt;(10)&lt;/sup&gt;</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Register 2h – PHY Identifier 1</strong>&lt;br&gt;2.15:0</td>
<td>PHY ID Number</td>
<td>Assigned to the 3rd through 18th bits of the Organizationally Unique Identifier (OUI). Kendin Communication’s OUI is 0010A1 (hex)</td>
<td>RO</td>
<td>0022h</td>
</tr>
<tr>
<td><strong>Register 3h – PHY Identifier 2</strong>&lt;br&gt;3.15:10</td>
<td>PHY ID Number</td>
<td>Assigned to the 19th through 24th bits of the Organizationally Unique Identifier (OUI). Kendin Communication’s OUI is 0010A1 (hex)</td>
<td>RO</td>
<td>0001_01</td>
</tr>
<tr>
<td>3.9:4</td>
<td>Model Number</td>
<td>Six bit manufacturer’s model number</td>
<td>RO</td>
<td>01_0111</td>
</tr>
<tr>
<td>3.3:0</td>
<td>Revision Number</td>
<td>Four bit manufacturer’s revision number</td>
<td>RO</td>
<td>Indicates silicon revision</td>
</tr>
<tr>
<td><strong>Register 4h – Auto-Negotiation Advertisement</strong>&lt;br&gt;4.15</td>
<td>Next Page</td>
<td>1 = Next page capable&lt;br&gt;0 = No next page capability</td>
<td>RW</td>
<td>1</td>
</tr>
<tr>
<td>4.14</td>
<td>Reserved</td>
<td></td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>4.13</td>
<td>Remote Fault</td>
<td>1 = Remote fault supported&lt;br&gt;0 = No remote fault</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>4.12</td>
<td>Reserved</td>
<td></td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>4.9</td>
<td>100Base-T4</td>
<td>1 = T4 capable&lt;br&gt;0 = No T4 capability</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>4.8</td>
<td>100Base-TX Full-Duplex</td>
<td>1 = 100Mbps full-duplex capable&lt;br&gt;0 = No 100Mbps full-duplex capability</td>
<td>RW</td>
<td>1</td>
</tr>
<tr>
<td>4.7</td>
<td>100Base-TX Half-Duplex</td>
<td>1 = 100Mbps half-duplex capable&lt;br&gt;0 = No 100Mbps half-duplex capability</td>
<td>RW</td>
<td>1</td>
</tr>
<tr>
<td>4.6</td>
<td>10Base-T Full-Duplex</td>
<td>1 = 10Mbps full-duplex capable&lt;br&gt;0 = No 10Mbps full-duplex capability</td>
<td>RW</td>
<td>1</td>
</tr>
<tr>
<td>4.5</td>
<td>10Base-T Half-Duplex</td>
<td>1 = 10Mbps half-duplex capable&lt;br&gt;0 = No 10Mbps half-duplex capability</td>
<td>RW</td>
<td>1</td>
</tr>
<tr>
<td>4.4:0</td>
<td>Selector Field</td>
<td>[00001] = IEEE 802.3</td>
<td>RW</td>
<td>0_0001</td>
</tr>
</tbody>
</table>
## Register Description (Continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode&lt;sup&gt;(10)&lt;/sup&gt;</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Register 5h – Auto-Negotiation Link Partner Ability</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.15</td>
<td>Next Page</td>
<td>1 = Next page capable</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No next page capability</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.14</td>
<td>Acknowledge</td>
<td>1 = Link code word received from partner</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Link code word not yet received</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.13</td>
<td>Remote Fault</td>
<td>1 = Remote fault detected</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No remote fault</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.12</td>
<td>Reserved</td>
<td></td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>5.11:10</td>
<td>Pause</td>
<td>[00] = No PAUSE</td>
<td>RO</td>
<td>00</td>
</tr>
<tr>
<td></td>
<td></td>
<td>[10] = Asymmetric PAUSE</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>[01] = Symmetric PAUSE</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.9</td>
<td>100Base-T4</td>
<td>1 = T4 capable</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No T4 capability</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.8</td>
<td>100Base-TX Full-Duplex</td>
<td>1 = 100Mbps full-duplex capable</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No 100Mbps full-duplex capability</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.7</td>
<td>100Base-TX Half-Duplex</td>
<td>1 = 100Mbps half-duplex capable</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No 100Mbps half-duplex capability</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.6</td>
<td>10Base-T Full-Duplex</td>
<td>1 = 10Mbps full-duplex capable</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No 10Mbps full-duplex capability</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.5</td>
<td>10Base-T Half-Duplex</td>
<td>1 = 10Mbps half-duplex capable</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No 10Mbps half-duplex capability</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.4:0</td>
<td>Selector Field</td>
<td>[00001] = IEEE 802.3</td>
<td>RO</td>
<td>0_0001</td>
</tr>
</tbody>
</table>

| **Register 6h – Auto-Negotiation Expansion** |                   |                     |         |         |
| 6.15:5  | Reserved                      |                                                  | RO                  | 0000_0000_000 |
| 6.4     | Parallel Detection Fault      | 1 = Fault detected by parallel detection          | RO/LH               | 0       |
|         |                               | 0 = No fault detected by parallel detection       |                     |         |
| 6.3     | Link Partner Next Page Able  | 1 = Link partner has next page capability         | RO                  | 0       |
|         |                               | 0 = Link partner does not have next page capability|                     |         |
| 6.2     | Next Page Able                | 1 = Local device has next page capability         | RO                  | 1       |
|         |                               | 0 = Local device does not have next page capability|                     |         |
| 6.1     | Page Received                 | 1 = New page received                             | RO/LH               | 0       |
|         |                               | 0 = New page not received yet                     |                     |         |
| 6.0     | Link Partner Auto-Negotiation Able | 1 = Link partner has auto-negotiation capability | RO                  | 0       |
|         |                               | 0 = Link partner does not have auto-negotiation capability|                     |         |
## Register Description (Continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>7.15</td>
<td>Next Page</td>
<td>1 = Additional next page(s) will follow&lt;br&gt;0 = Last page</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>7.14</td>
<td>Reserved</td>
<td></td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>7.13</td>
<td>Message Page</td>
<td>1 = Message page&lt;br&gt;0 = Unformatted page</td>
<td>RW</td>
<td>1</td>
</tr>
<tr>
<td>7.12</td>
<td>Acknowledge2</td>
<td>1 = Will comply with message&lt;br&gt;0 = Cannot comply with message</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>7.11</td>
<td>Toggle</td>
<td>1 = Previous value of the transmitted link code word equaled logic one&lt;br&gt;0 = Logic zero</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>7.10:0</td>
<td>Message Field</td>
<td>11-bit wide field to encode 2048 messages</td>
<td>RW</td>
<td>000_0000_0001</td>
</tr>
</tbody>
</table>

## Register 8h – Link Partner Next Page Ability

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>8.15</td>
<td>Next Page</td>
<td>1 = Additional Next Page(s) will follow&lt;br&gt;0 = Last page</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>8.14</td>
<td>Acknowledge</td>
<td>1 = Successful receipt of link word&lt;br&gt;0 = No successful receipt of link word</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>8.13</td>
<td>Message Page</td>
<td>1 = Message page&lt;br&gt;0 = Unformatted page</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>8.12</td>
<td>Acknowledge2</td>
<td>1 = Able to act on the information&lt;br&gt;0 = Not able to act on the information</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>8.11</td>
<td>Toggle</td>
<td>1 = Previous value of transmitted link code word equal to logic zero&lt;br&gt;0 = Previous value of transmitted link code word equal to logic one</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>8.10:0</td>
<td>Message Field</td>
<td></td>
<td>RO</td>
<td>000_0000_0000</td>
</tr>
</tbody>
</table>
### Register Description (Continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Register Dh – MMD Access Control Register</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D.15:14</td>
<td>Function</td>
<td>00 = address 01 = data, no post increment 10 = data, post increment on reads and writes 11 = data, post increment on writes only</td>
<td>RW</td>
<td>00</td>
</tr>
<tr>
<td>D.13:5</td>
<td>Reserved</td>
<td>Write as 0, ignore on read</td>
<td>RW</td>
<td>00_0000_000</td>
</tr>
<tr>
<td>D.4:0</td>
<td>DEVAD</td>
<td>Device address</td>
<td>RW</td>
<td>0_0000</td>
</tr>
</tbody>
</table>

| **Register Eh – MMD Access Address Data Register** | | | | |
| E.15:0 | Address Data | If D.15:14 = 00, this is MMD DEVAD’s address register. Otherwise, this is MMD DEVAD’s data register as indicated by the contents of its address register. | RW | 0000_0000_0000_0000 |

| **Register 10h – Digital Control Register** | | | | |
| 10.15:5 | Reserved | | RW | 0000_0000_000 |
| 10.4 | PLL off in EDPD Mode | This mode may optionally be combined with EDPD mode for additional power reduction. 1 = PLL is off in EDPD mode 0 = PLL is on in EDPD mode | RW | 0 |
| 10.3:0 | Reserved | | RW | 0000 |

| **Register 11h – AFE Control 0 Register** | | | | |
| 11.15:7 | Reserved | | RW | 0000_0000_0 |
| 11.6 | Slow Oscillator Mode | This mode substitutes the 25MHz clock with a slow oscillator clock, to save oscillator power during power down. 1 = Slow Oscillator mode enabled 0 = Slow Oscillator mode disabled | RW | 0 |
| 11.5:0 | Reserved | | RW | 00_0000 |

| **Register 13h – AFE Control 2 Register** | | | | |
| 13.15 | LinkMD Detector Threshold | Sets the threshold for the LinkMD pulse detector. Use high threshold with the large LinkMD pulse, and the low threshold with the small LinkMD pulse. Also see MMD address 1Bh, register 0h bits [7:4]. 1 = Enable high threshold comparator 0 = Disable high threshold comparator | RW | 0 |
| 13.14:1 | Reserved | | RW | 0000_0000_0000_000 |
| 13.0 | Slow Oscillator Mode for Ultra-Deep Sleep Mode | This mode substitutes the 25MHz clock with a slow oscillator clock, to save oscillator power if register access is required during Ultra Deep Sleep Mode. Note that the 1.2V supply is required if this mode is used. 1 = Slow Oscillator mode enabled 0 = Slow Oscillator mode disabled | RW | 0 |
## Register Description (Continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>14.15:7</td>
<td>Reserved</td>
<td>1 = CPU Control method. Entry into Ultra-Deep Sleep Mode determined by value of register bit 14.5</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Automatic method. Enter into Ultra-Deep Sleep Mode automatically when no cable energy is detected</td>
<td>RW</td>
<td>0000_0000_0</td>
</tr>
<tr>
<td>14.6</td>
<td>Ultra-Deep Sleep Method</td>
<td>1 = Enter into Ultra-Deep Sleep Mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Normal operation</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit is used to enter Ultra-Deep Sleep Mode when the CPU Control method is selected in bit 14.6. To exit Ultra-Deep Sleep Mode, a hardware reset is required.</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>14.5</td>
<td>Manual Ultra-Deep Sleep Mode</td>
<td>1 = Enter into Ultra-Deep Sleep Mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Normal operation</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit is used to enter Ultra-Deep Sleep Mode when the CPU Control method is selected in bit 14.6. To exit Ultra-Deep Sleep Mode, a hardware reset is required.</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>14.4</td>
<td>NV Register Access</td>
<td>1 = Enable non-volatile copy of register 14h and bits [9:8] and [1:0] of register 13h</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Disable access to non-volatile registers</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>When Ultra-Deep Sleep Mode is enabled, this bit must be set to 1.</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>14.3</td>
<td>Ultra-Deep Sleep Mode and SIGDET Enable</td>
<td>1 = Ultra-Deep Sleep Mode is not enabled (but not necessarily entered), and SIGDET indicates cable energy detected</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Ultra-Deep Sleep Mode is disabled, and SIGDET output signal is forced true.</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>14.2</td>
<td>Disable RX Internal Termination</td>
<td>1 = Disable RX internal termination</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Enable RX internal termination</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>[Has no effect on TX internal termination.]</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>14.1</td>
<td>Signal Detect De-assertion Timing Delay</td>
<td>When Ultra-Deep Sleep Mode is enabled, this bit determines the delay from loss of cable energy to de-assertion of SIGDET. When automatic method is selected for Ultra-Deep Sleep Mode, this delay also applies to powering down.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Increased delay. This setting is required to allow automatic exiting of Ultra-Deep Sleep Mode (automatic method) if the link partner auto-negotiation is enabled, if auto-MDI/MDI-X is enabled, or if linking at 10Base-T.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Minimum delay. When using the Automatic method for Ultra-Deep Sleep, use this setting only if the link partner’s auto-negotiation is disabled, auto-MDI/MDI-X is disabled, and linking is at 100Base-TX. This setting may also be used for CPU Control method.</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>14.0</td>
<td>Signal Detect Polarity</td>
<td>1 = SIGDET is active low (low = signal detected)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = SIGDET is active high (high = signal detected)</td>
<td>RW</td>
<td>0</td>
</tr>
</tbody>
</table>
## Register Description (Continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode&lt;sup&gt;(10)&lt;/sup&gt;</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>15.15:0</td>
<td>RXER Counter</td>
<td>Receive error counter for symbol error frames</td>
<td>RO/SC</td>
<td>0000h</td>
</tr>
</tbody>
</table>

### Register 16h – Operation Mode

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode&lt;sup&gt;(10)&lt;/sup&gt;</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>16.12</td>
<td>QWF disable</td>
<td>1 = Disable Quiet-WIRE Filtering 0 = Enable Quiet-WIRE Filtering</td>
<td>RW</td>
<td>Strapping input at RXER pin</td>
</tr>
<tr>
<td>16.11:0</td>
<td>Reserved</td>
<td></td>
<td>RW</td>
<td>0000_0000_0000</td>
</tr>
</tbody>
</table>

### Register 17h – Operation Mode Strap Status

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode&lt;sup&gt;(10)&lt;/sup&gt;</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>17.12:9</td>
<td>Reserved</td>
<td></td>
<td>RO</td>
<td></td>
</tr>
<tr>
<td>17.8</td>
<td>QWF strap-in status</td>
<td>1 = Strap to disable Quiet-WIRE Filtering 0 = Strap to enable Quiet-WIRE Filtering</td>
<td>RO</td>
<td>Strapping input at RXER pin</td>
</tr>
<tr>
<td>17.7</td>
<td>MII B-to-B strap-in</td>
<td>1 = Strap to MII Back-to-Back mode</td>
<td>RO</td>
<td></td>
</tr>
<tr>
<td>17.6</td>
<td>Reserved</td>
<td></td>
<td>RO</td>
<td></td>
</tr>
<tr>
<td>17.5</td>
<td>NAND Tree strap-in</td>
<td>1 = Strap to NAND Tree mode</td>
<td>RO</td>
<td></td>
</tr>
<tr>
<td>17.4:1</td>
<td>Reserved</td>
<td></td>
<td>RO</td>
<td></td>
</tr>
<tr>
<td>17.0</td>
<td>MII strap-in status</td>
<td>1 = Strap to MII normal mode</td>
<td>RO</td>
<td></td>
</tr>
</tbody>
</table>

### Register 18h – Expanded Control

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode&lt;sup&gt;(10)&lt;/sup&gt;</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>18.15:12</td>
<td>Reserved</td>
<td></td>
<td>RW</td>
<td>0000</td>
</tr>
<tr>
<td>18.11</td>
<td>Energy Detect Power Down Mode disable</td>
<td>1 = Disable Energy Detect Power Down (EDPD) Mode 0 = Enable EDPD Mode</td>
<td>RW</td>
<td>1</td>
</tr>
<tr>
<td>18.10</td>
<td>RX PHY Latency</td>
<td>1 = Variable RX PHY latency with no preamble suppression 0 = Fixed RX PHY latency with possible suppression of one preamble octet</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>18.9:7</td>
<td>Reserved</td>
<td></td>
<td>RW</td>
<td>00_0</td>
</tr>
<tr>
<td>18.6</td>
<td>Enable 10BT Preamble</td>
<td>When in Back-to-Back Mode and in 10Base-T, this bit must be set.</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>18.5:0</td>
<td>Reserved</td>
<td></td>
<td>RW</td>
<td>00_0001</td>
</tr>
</tbody>
</table>
## Register Description (Continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode&lt;sup&gt;(10)&lt;/sup&gt;</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>1B.15</td>
<td>Jabber Interrupt Enable</td>
<td>1 = Enable Jabber Interrupt</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>1B.14</td>
<td>Receive Error Interrupt Enable</td>
<td>1 = Enable Receive Error Interrupt</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>1B.13</td>
<td>Page Received Interrupt Enable</td>
<td>1 = Enable Page Received Interrupt</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>1B.12</td>
<td>Parallel Detect Fault Interrupt Enable</td>
<td>1 = Enable Parallel Detect Fault Interrupt</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>1B.11</td>
<td>Link Partner Acknowledge Interrupt Enable</td>
<td>1 = Enable Link Partner Acknowledge Interrupt</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>1B.10</td>
<td>Link Down Interrupt Enable</td>
<td>1 = Enable Link Down Interrupt</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>1B.9</td>
<td>Remote Fault Interrupt Enable</td>
<td>1 = Enable Remote Fault Interrupt</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>1B.8</td>
<td>Link Up Interrupt Enable</td>
<td>1 = Enable Link Up Interrupt</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>1B.7</td>
<td>Jabber Interrupt</td>
<td>1 = Jabber occurred</td>
<td>RO/SC</td>
<td>0</td>
</tr>
<tr>
<td>1B.6</td>
<td>Receive Error Interrupt</td>
<td>1 = Receive Error occurred</td>
<td>RO/SC</td>
<td>0</td>
</tr>
<tr>
<td>1B.5</td>
<td>Page Receive Interrupt</td>
<td>1 = Page Receive occurred</td>
<td>RO/SC</td>
<td>0</td>
</tr>
<tr>
<td>1B.4</td>
<td>Parallel Detect Fault Interrupt</td>
<td>1 = Parallel Detect Fault occurred</td>
<td>RO/SC</td>
<td>0</td>
</tr>
<tr>
<td>1B.3</td>
<td>Link Partner Acknowledge Interrupt</td>
<td>1 = Link Partner Acknowledge occurred</td>
<td>RO/SC</td>
<td>0</td>
</tr>
<tr>
<td>1B.2</td>
<td>Link Down Interrupt</td>
<td>1 = Link Down occurred</td>
<td>RO/SC</td>
<td>0</td>
</tr>
<tr>
<td>1B.1</td>
<td>Remote Fault Interrupt</td>
<td>1 = Remote Fault occurred</td>
<td>RO/SC</td>
<td>0</td>
</tr>
<tr>
<td>1B.0</td>
<td>Link Up Interrupt</td>
<td>1 = Link Up occurred</td>
<td>RO/SC</td>
<td>0</td>
</tr>
</tbody>
</table>
## Register Description (Continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode&lt;sup&gt;(10)&lt;/sup&gt;</th>
<th>Default</th>
</tr>
</thead>
</table>

### Register 1Ch – Function Control

<table>
<thead>
<tr>
<th>1C.15:6</th>
<th>Reserved</th>
<th>RW</th>
<th>0000_0000_00</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>1C.5</th>
<th>Local Loopback Option</th>
<th>1 = Enable local loopback, 0 = Disable local loopback</th>
<th>RW</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Local loopback must be enabled both here and in register 0h.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

| 1C.4 | LED0/TXER Pin Mode (KSZ8061MNX Pin 24) | This control bit only affects the 32-pin KSZ8061MNX. It does not apply to the 48-pin KSZ8061MNG. | RW | 1 |
|      |                                       | 1 = LED0/TXER pin functionality is determined by EEE enable/disable. When EEE is disabled (default), the pin is LED0. When EEE is enabled, the pin is TXER. |    |     |
|      |                                       | 0 = LED0/TXER pin function is forced to be TXER. |    |     |

<table>
<thead>
<tr>
<th>1C.3:2</th>
<th>Reserved</th>
<th>RW</th>
<th>00</th>
</tr>
</thead>
</table>

| 1C.1:0 | Reserved | RO | 00 |

### Register 1Dh – LinkMD<sup>®</sup> Control/Status

<table>
<thead>
<tr>
<th>1D.15</th>
<th>Cable Diagnostic Test Enable</th>
<th>1 = Enable cable diagnostic test. After test has completed, this bit is self-cleared. 0 = Indicates cable diagnostic test (if enabled) has completed and the status information is valid for read.</th>
<th>RW/SC</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>1D.14:13</th>
<th>Cable Diagnostic Test Result</th>
<th>[00] = normal condition, [01] = open condition has been detected in cable, [10] = short condition has been detected in cable, [11] = cable diagnostic test has failed</th>
<th>RO</th>
<th>00</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>1D.12</th>
<th>Short Cable Indicator</th>
<th>1 = Short cable (&lt;10 meter) has been detected by LinkMD.</th>
<th>RO</th>
<th>0</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>1D.11:9</th>
<th>Reserved</th>
<th>RW</th>
<th>000</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>1D.8:0</th>
<th>Cable Fault Counter</th>
<th>Distance to fault</th>
<th>RO</th>
<th>0_0000_0000</th>
</tr>
</thead>
</table>
### Register Description (Continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode&lt;sup&gt;(10)&lt;/sup&gt;</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>1E.15:10</td>
<td>Reserved</td>
<td></td>
<td>RO</td>
<td>0000_00</td>
</tr>
<tr>
<td>1E.9</td>
<td>Enable Pause (Flow Control)</td>
<td>1 = Flow control capable</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No flow control capability</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1E.8</td>
<td>Link Status</td>
<td>1 = Link is up</td>
<td>RO</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Link is down</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1E.7</td>
<td>Polarity Status</td>
<td>1 = Polarity is reversed</td>
<td>RO</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Polarity is not reversed</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1E.6</td>
<td>Reserved</td>
<td></td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>1E.5</td>
<td>MDI/MDI-X State</td>
<td>1 = MDI-X</td>
<td>RO</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = MDI</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1E.4</td>
<td>Energy Detect</td>
<td>1 = Presence of signal on receive differential pair</td>
<td>RO</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No signal detected on receive differential pair</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1E.3</td>
<td>PHY Isolate</td>
<td>1 = PHY in isolate mode</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = PHY in normal operation</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>[Same as register bit 0.10]</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1E.2:0</td>
<td>Operation Mode Indication</td>
<td>[000] = still in auto-negotiation</td>
<td>RO</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>[001] = 10Base-T half-duplex</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>[010] = 100Base-TX half-duplex</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>[011] = reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>[100] = reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>[101] = 10Base-T full-duplex</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>[110] = 100Base-TX full-duplex</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>[111] = reserved</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Register Description (Continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode&lt;sup&gt;(10)&lt;/sup&gt;</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>1F.15</td>
<td><strong>HP_MDIX</strong></td>
<td>1 = HP Auto MDI/MDI-X mode</td>
<td>RW</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Micrel Auto MDI/MDI-X mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1F.14</td>
<td><strong>MDI/MDI-X Select</strong></td>
<td>When Auto MDI/MDI-X is disabled,</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = MDI-X Mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Transmit on RXP,RXM and</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Receive on TXP,TXM</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = MDI Mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Transmit on TXP,TXM and</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Receive on RXP,RXM</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1F.13</td>
<td><strong>Pair Swap Disable</strong></td>
<td>1 = Disable auto MDI/MDI-X</td>
<td>RW</td>
<td>Value determined by strapping option</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Enable auto MDI/MDI-X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1F.12</td>
<td><strong>Reserved</strong></td>
<td></td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>1F.11</td>
<td><strong>Force Link</strong></td>
<td>1 = Force link pass</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Normal link operation</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit bypasses the control logic and allow</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>transmitter to send pattern even if there is no</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>link.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1F.10</td>
<td><strong>Power Saving</strong></td>
<td>1 = Enable power saving</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Disable power saving</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1F.9</td>
<td><strong>Interrupt Level</strong></td>
<td>1 = Interrupt pin active high</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Interrupt pin active low</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1F.8</td>
<td><strong>Enable Jabber</strong></td>
<td>1 = Enable jabber counter</td>
<td>RW</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Disable jabber counter</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1F.7:6</td>
<td><strong>Reserved</strong></td>
<td></td>
<td>RW</td>
<td>00</td>
</tr>
<tr>
<td>1F.5:4</td>
<td><strong>LED Mode</strong></td>
<td>[00] = LED1: Speed, LED0: Link / Activity</td>
<td>RW</td>
<td>01 (KSZ8061MNX)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>[01] = LED1: Activity, LED0: Link</td>
<td></td>
<td>00 (KSZ8061MNG)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>[10] = reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1F.3</td>
<td><strong>Disable Transmitter</strong></td>
<td>1 = Disable transmitter</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Enable transmitter</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1F.2</td>
<td><strong>Remote Loopback</strong></td>
<td>1 = Remote (analog) loopback is enabled</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Normal mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1F.1</td>
<td><strong>Enable SQE Test</strong></td>
<td>1 = Enable SQE test</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Disable SQE test</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1F.0</td>
<td><strong>Disable Data Scrambling</strong></td>
<td>1 = Disable scrambler</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Enable scrambler</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
MMD Registers

MMD registers provide indirect read/write access to up to 32 MMD device addresses with each device supporting up to 65,536 16-bit registers, as defined in clause 22 of the IEEE 802.3 specification. The KSZ8061, however, uses only a small fraction of the available registers. See the Register Map section for a list of supported MMD device addresses and their associated register addresses.

The following two standard registers serve as the portal registers to access the indirect MMD registers.

- Standard register Dh – MMD Access – Control
- Standard register Eh – MMD Access – Register/Data

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode&lt;sup&gt;(10)&lt;/sup&gt;</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>Register Dh – MMD Access Control Register</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D.15:14</td>
<td>Function</td>
<td>00 = address 01 = data, no post increment 10 = data, post increment on reads and writes 11 = data, post increment on writes only</td>
<td>RW</td>
<td>00</td>
</tr>
<tr>
<td>D.13:5</td>
<td>Reserved</td>
<td>Write as 0, ignore on read</td>
<td>RW</td>
<td>00_0000_000</td>
</tr>
<tr>
<td>D.4:0</td>
<td>DEVAD</td>
<td>These five bits set the MMD device address</td>
<td>RW</td>
<td>0_0_000</td>
</tr>
<tr>
<td>Register Eh – MMD Access Address Data Register</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E.15:0</td>
<td>Address/Data</td>
<td>When register Dh, bits [15:14] = 00, this register contains the MMD DEVAD’s address register. Otherwise, this register contains the MMD DEVAD’s data register as indicated by the contents of its address register.</td>
<td>RW</td>
<td>0000_0000_0</td>
</tr>
</tbody>
</table>

Examples:

MMD Register Write

Write MMD – Device Address 7h, Register 3Ch = 0002h to enable EEE advertisement.

1. Write Register Dh with 0007h // Set up register address for MMD – Device Address 7h.
2. Write Register Eh with 003Ch // Select register 3Ch of MMD – Device Address 7h.
3. Write Register Dh with 4007h // Select register data for MMD – Device Address 7h, Register 3Ch.
4. Write Register Eh with 0002h // Write value 0002h to MMD – Device Address 7h, Register 3Ch.

MMD Register Read

Read MMD – Device Address 1Fh, Register 19h – 1Bh

1. Write Register Dh with 001Fh // Set up register address for MMD – Device Address 1Fh.
2. Write Register Eh with 0019h // Select register 19h of MMD – Device Address 1Fh.
3. Write Register Dh with 801Fh // Select register data for MMD – Device Address 1Fh, Register 19h with post increments.
4. Read Register Eh // Read data in MMD – Device Address 1Fh, Register 19h.
5. Read Register Eh // Read data in MMD – Device Address 1Fh, Register 1Ah.
6. Read Register Eh // Read data in MMD – Device Address 1Fh, Register 1Bh.
# MMD Registers

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Mode</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>MMD Address 7h, Register 3Ch – EEE Advertisement</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7.3C.15:8</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RO</td>
<td>0000_0000</td>
</tr>
<tr>
<td>7.3C.7:3</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RW</td>
<td>0000_0</td>
</tr>
<tr>
<td>7.3C.2</td>
<td>1000Base-T EEE Capable</td>
<td>0 = 1000Mbps EEE is not supported</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td>7.3C.1</td>
<td>100Base-TX EEE Capable</td>
<td>1 = 100Mbps EEE capable</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No 100Mbps EEE capability</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit is set to ‘0’ as the default after power-up or reset. Set this bit to ‘1’ to enable 100Mbps EEE mode.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7.3C.0</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RW</td>
<td>0</td>
</tr>
<tr>
<td><strong>MMD Address 7h, Register 3Dh – Link Partner EEE Advertisement</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7.3D.15:3</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RO</td>
<td>0000_0000_0000_0</td>
</tr>
<tr>
<td>7.3D.2</td>
<td>Link Partner 1000Base-T EEE Capable</td>
<td>1 = Link partner is 1000Mbps EEE capable</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>7.3D.1</td>
<td>Link Partner 100Base-TX EEE Capable</td>
<td>1 = Link partner is 100Mbps EEE capable</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Link partner is not 100Mbps EEE capable</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7.3D.0</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td><strong>MMD Address 1Bh, Register 0h – AFED Control Register</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1B.0.15:8</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RW</td>
<td>0000_0000</td>
</tr>
<tr>
<td>1B.0.7:4</td>
<td>LinkMD Pulse Amplitude</td>
<td>Sets the amplitude of the LinkMD pulse. Default value (0x2) is a small pulse. Set to 0x7 for a large pulse. Also see register 13h bit [15].</td>
<td>RW</td>
<td>0010</td>
</tr>
<tr>
<td>1B.0.3:0</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RW</td>
<td>0000</td>
</tr>
<tr>
<td><strong>MMD Address 1Ch, Register ACh – Signal Quality Register</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1C.AC.15</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RO</td>
<td>0</td>
</tr>
<tr>
<td>1C.AC.14:8</td>
<td>Signal Quality Indicator</td>
<td>SQI indicates relative quality of the signal. A lower value indicates better signal quality.</td>
<td>RO</td>
<td>xxxx xxxx</td>
</tr>
<tr>
<td>1C.AC.7:0</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RO</td>
<td>0000_0000</td>
</tr>
</tbody>
</table>
## Absolute Maximum Ratings\(^{11}\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>(VDDIO, AVDDH)</td>
<td>−0.5V to +5.0V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>(VDDL, AVDDL)</td>
<td>−0.5V to +1.8V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Voltage (all inputs)</td>
<td></td>
<td>−0.5V to +5.0V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Voltage (all outputs)</td>
<td></td>
<td>−0.5V to +5.0V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Lead Temperature (soldering, 10sec.)</td>
<td></td>
<td>260°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Storage Temperature (T(_s))</td>
<td></td>
<td>−55°C to +150°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HBM ESD Rating</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>5kV</td>
</tr>
</tbody>
</table>

## Operating Ratings\(^{12}\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>(AVDDH @ 3.3V)</td>
<td>+3.135V to +3.465V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>(VDDIO @ 3.3V)</td>
<td>+3.135V to +3.465V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>(VDDIO @ 2.5V)</td>
<td>+2.375V to +2.625V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>(VDDIO @ 1.8V(^{13}))</td>
<td>+1.71V to +1.89V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>(VDDL, AVDDL)</td>
<td>+1.14V to +1.26V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ambient Temperature</td>
<td>(TA, Industrial)</td>
<td>−40°C to +85°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>(TA, Extended)</td>
<td>−40°C to +105°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum Junction Temperature (T(_J) max.)</td>
<td></td>
<td>125°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal Resistance (θJA, 32-QFN, 32-WQFN)</td>
<td></td>
<td>34°C/W</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal Resistance (θJC, 32-QFN, 32-WQFN)</td>
<td></td>
<td>6°C/W</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal Resistance (θJA, 48-QFN)</td>
<td></td>
<td>36°C/W</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal Resistance (θJC, 48-QFN)</td>
<td></td>
<td>9°C/W</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## Electrical Characteristics\(^{14}\)

\(TA = 25°C\), **bold** values indicate −40°C ≤ \(TA\) ≤ +85°C, unless noted.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(I_{CORE})</td>
<td>1.2V Current for VDDL + AVDDL</td>
<td>No link, attempting to auto-negotiate</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>100BASE-TX full-duplex at 100% utilization</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>100BASE-TX link up, no traffic</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10BASE-T full-duplex at 100% utilization</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10BASE-T link up, no traffic</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Energy Efficient Ethernet (EEE), both TX and RX in LPI state</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Energy Detect Power Down (EDPD) mode, no link partner (reg. 18h.11 = 0)</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>EDPD mode with PLL off, no link partner (reg. 18h.11 = 0; reg. 10h.4 = 1)</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power Down mode (reg. 0h.11 = 1)</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power Down mode, MII isolate, slow oscillator mode (reg. 0h.10 = 1; reg. 11h.6 = 1)</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Ultra Deep Sleep mode with 1.2V (reg. 14h = 0x0078)</td>
<td></td>
<td></td>
<td></td>
<td>μA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Ultra Deep Sleep mode, VDDL and AVDDL = 0V (reg. 14h = 0x0078)</td>
<td></td>
<td></td>
<td></td>
<td>μA</td>
</tr>
</tbody>
</table>

## Notes:

11. Exceeding the absolute maximum rating may damage the device. Stresses greater than the absolute maximum rating may cause permanent damage to the device. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

12. The device is not guaranteed to function outside its operating ratings.

13. VDDIO may be operated at 1.8V only for the KSZ8061MNX and KSZ8061MNG devices. The lowest allowed VDDIO voltage for the KSZ8061RNB and KSZ8061RND is 2.5V.

14. Specification is for packaged product only.
## Electrical Characteristics^{(14)} (Continued)

$T_A = 25°C$, **bold** values indicate $-40°C \leq T_A \leq +85°C$, unless noted.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>$I_{VDDIO_{1.8}}$</strong></td>
<td>1.8V Current for Digital I/Os</td>
<td>No link, attempting to auto-negotiate</td>
<td>2.3</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100BASE-TX full-duplex at 100% utilization</td>
<td>3.8</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100BASE-TX link up, no traffic</td>
<td>2.3</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>10BASE-T full-duplex at 100% utilization</td>
<td>0.5</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>10BASE-T link up, no traffic</td>
<td>0.4</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Energy Efficient Ethernet (EEE), both TX and RX in LPI state</td>
<td>1.3</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Energy Detect Power Down (EDPD) mode, no link partner (reg. 18h.11 = 0)</td>
<td>2.3</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>EDPD mode with PLL off, no link partner (reg. 18h.11 = 0; reg. 10h.4 = 1)</td>
<td>0.15</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power Down mode (reg. 0h.11 = 1)</td>
<td>0.17</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power Down mode, MII isolate, slow oscillator mode (reg. 0h.11 = 1; reg. 0h.10 = 1; reg. 11h.6 = 1)</td>
<td>0.04</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Ultra-Deep Sleep mode with 1.2V (reg. 14h = 0x0078)</td>
<td>43</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Ultra-Deep Sleep mode, VDDL and AVDDL = 0V (reg. 14h = 0x0078)</td>
<td>0.2</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>$I_{VDDIO_{2.5}}$</strong></td>
<td>2.5V Current for Digital I/Os</td>
<td>No link, attempting to auto-negotiate</td>
<td>3.3</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100BASE-TX full-duplex at 100% utilization</td>
<td>5.9</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100BASE-TX link up, no traffic</td>
<td>3.3</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>10BASE-T full-duplex at 100% utilization</td>
<td>1.0</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>10BASE-T link up, no traffic</td>
<td>0.6</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Energy Efficient Ethernet (EEE), both TX and RX in LPI state</td>
<td>1.9</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Energy Detect Power Down (EDPD) mode, no link partner (reg. 18h.11 = 0)</td>
<td>3.9</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>EDPD mode with PLL off, no link partner (reg. 18h.11 = 0; reg. 10h.4 = 1)</td>
<td>0.23</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power Down mode (reg. 0h.11 = 1)</td>
<td>0.23</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power Down mode, MII isolate, slow oscillator mode (reg. 0h.11 = 1; reg. 0h.10 = 1; reg. 11h.6 = 1)</td>
<td>0.10</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Ultra-Deep Sleep mode with 1.2V (reg. 14h = 0x0078)</td>
<td>100</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Ultra-Deep Sleep mode, VDDL and AVDDL = 0V (reg. 14h = 0x0078)</td>
<td>0.01</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Electrical Characteristics (Continued)

$T_A = 25°C$, **bold** values indicate $-40°C \leq T_A \leq +85°C$, unless noted.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{VDDIO,3.3}$</td>
<td>3.3V Current for Digital I/Os</td>
<td>No link, attempting to auto-negotiate</td>
<td>6.5</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100BASE-TX full-duplex at 100% utilization</td>
<td>11</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100BASE-TX link up, no traffic</td>
<td>6.5</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>10BASE-T full-duplex at 100% utilization</td>
<td>1.7</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>10BASE-T link up, no traffic</td>
<td>1.1</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Energy Efficient Ethernet (EEE), both TX and RX in LPI state</td>
<td>3.6</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Energy Detect Power Down (EDPD) mode, no link partner (reg. 18h.11 = 0)</td>
<td>6.6</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>EDPD mode with PLL off, no link partner (reg. 18h.11 = 0; reg. 10h.4 = 1)</td>
<td>0.56</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power Down mode (reg. 0h.11 = 1)</td>
<td>0.51</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power Down mode, MII isolate, slow oscillator mode (reg. 0h.11 = 1; reg. 0h.10 = 1; reg. 11h.6 = 1)</td>
<td>0.18</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Ultra-Deep Sleep mode with 1.2V (reg. 14h = 0x0078)</td>
<td>180</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Ultra-Deep Sleep mode, VDDL and AVDDL = 0V (reg. 14h = 0x0078)</td>
<td>0.01</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
## Electrical Characteristics (Continued)

$T_A = 25^\circ\text{C}$, **bold** values indicate $-40^\circ\text{C} \leq T_A \leq +85^\circ\text{C}$, unless noted.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{AVDDH_{3.3}}$</td>
<td>3.3V Current for Transceiver</td>
<td>No link, attempting to auto-negotiate</td>
<td>19</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100BASE-TX full-duplex at 100% utilization</td>
<td>24</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100BASE-TX link up, no traffic</td>
<td>24</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>10BASE-T full-duplex at 100% utilization</td>
<td>28</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>10BASE-T link up, no traffic</td>
<td>16</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Energy Efficient Ethernet (EEE), both TX and RX in LPI state</td>
<td>10</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Energy Detect Power Down (EDPD) mode, no link partner (reg. 18h.11 = 0)</td>
<td>4.3</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>EDPD mode with PLL off, no link partner (reg. 18h.11 = 0; reg. 10h.4 = 1)</td>
<td>2.2</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power Down mode (reg. 0h.11 = 1)</td>
<td>1.0</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power Down mode, MII isolate, slow oscillator mode (reg. 0h.11 = 1; reg. 0h.10 = 1; reg. 11h.6 = 1)</td>
<td>0.18</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Ultra-Deep Sleep mode with 1.2V (reg. 14h = 0x0078)</td>
<td>0.5</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Ultra-Deep Sleep mode, VDDL and AVDDL = 0V (reg. 14h = 0x0078)</td>
<td>0.4</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Electrical Characteristics\(^{(14)}\) (Continued)

\(T_A = 25^\circ C,\) **bold** values indicate 
\(-40^\circ C \leq T_A \leq +85^\circ C,\) unless noted.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>V\text{IH}</strong></td>
<td>Input High Voltage</td>
<td>(V_{\text{DDIO}} = 3.3V)</td>
<td>2.0</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 2.5V)</td>
<td>1.5</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 1.8V)</td>
<td>1.1</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td><strong>V\text{IL}</strong></td>
<td>Input Low Voltage</td>
<td>(V_{\text{DDIO}} = 3.3V)</td>
<td>1.3</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 2.5V)</td>
<td>1.0</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 1.8V)</td>
<td>0.7</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>**|I_{\text{IN}}</td>
<td>**</td>
<td>Input Current</td>
<td>(V_{\text{IH}} = \text{GND} \sim V_{\text{DDIO}})</td>
<td>10</td>
<td>(\mu A)</td>
<td></td>
</tr>
<tr>
<td><strong>V_{\text{OH}}</strong></td>
<td>Output High Voltage</td>
<td>(V_{\text{DDIO}} = 3.3V, I_{\text{OH}} = 12 mA)</td>
<td>2.4</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 2.5V, I_{\text{OH}} = 6 mA)</td>
<td>2.0</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 1.8V, I_{\text{OH}} = 10 mA)</td>
<td>1.4</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td><strong>V_{\text{OL}}</strong></td>
<td>Output Low Voltage</td>
<td>(V_{\text{DDIO}} = 3.3V, I_{\text{OL}} = 6 mA)</td>
<td>0.4</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 2.5V, I_{\text{OL}} = 5 mA)</td>
<td>0.4</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 1.8V, I_{\text{OL}} = 10 mA)</td>
<td>0.4</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>**|I_{\text{OS}}</td>
<td>**</td>
<td>Output Tri-State Leakage</td>
<td>(V_{\text{OUT}} = \text{GND} \sim V_{\text{DDIO}})</td>
<td>10</td>
<td>(\mu A)</td>
<td></td>
</tr>
<tr>
<td><strong>pu</strong></td>
<td>Internal Pull-Up Resistance</td>
<td>(V_{\text{DDIO}} = 3.3V, \text{external 4.7k}\Omega \text{ pull-down})</td>
<td>33</td>
<td>(\text{k}\Omega)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 2.5V, \text{external 4.7k}\Omega \text{ pull-down})</td>
<td>47</td>
<td>(\text{k}\Omega)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 1.8V, \text{external 4.7k}\Omega \text{ pull-down})</td>
<td>82</td>
<td>(\text{k}\Omega)</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>pd</strong></td>
<td>Internal Pull-Down Resistance</td>
<td>(V_{\text{DDIO}} = 3.3V, \text{external 4.7k}\Omega \text{ pull-up})</td>
<td>36</td>
<td>(\text{k}\Omega)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 2.5V, \text{external 4.7k}\Omega \text{ pull-up})</td>
<td>48</td>
<td>(\text{k}\Omega)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{\text{DDIO}} = 1.8V, \text{external 4.7k}\Omega \text{ pull-up})</td>
<td>80</td>
<td>(\text{k}\Omega)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**100Base-TX Transmit (measured differentially after 1:1 transformer)**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_O)</td>
<td>Peak Differential Output Voltage</td>
<td>100\Omega \text{ termination across differential output}</td>
<td>0.95</td>
<td>1.05</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_{\text{IMB}})</td>
<td>Output Voltage Imbalance</td>
<td>100\Omega \text{ termination across differential output}</td>
<td>2</td>
<td>(%)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(t_r, t_f)</td>
<td>Rise/Fall Time</td>
<td>3</td>
<td>5</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(\text{Rise/Fall Time Imbalance})</td>
<td></td>
<td>0</td>
<td>0.5</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(\text{Duty Cycle Distortion})</td>
<td></td>
<td></td>
<td>(\pm 0.25)</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(\text{Overshoot})</td>
<td></td>
<td></td>
<td>5</td>
<td>(%)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(\text{Output Jitter})</td>
<td>Peak-to-peak</td>
<td></td>
<td>0.7</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**10Base-T Transmit (measured differentially after 1:1 transformer)**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_P)</td>
<td>Peak Differential Output Voltage</td>
<td>100\Omega \text{ termination across differential output}</td>
<td>2.2</td>
<td>2.8</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(\text{Jitter Added})</td>
<td>Peak-to-peak</td>
<td></td>
<td>3.5</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(t_r, t_f)</td>
<td>Rise/Fall Time</td>
<td></td>
<td>25</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**10Base-T Receive**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{\text{SQ}})</td>
<td>Squelch Threshold</td>
<td>5MHz square wave</td>
<td>400</td>
<td></td>
<td>mV</td>
<td></td>
</tr>
</tbody>
</table>
**Electrical Characteristics**\(^{(14)}\) (Continued)

\(T_A = 25°C\), **bold** values indicate \(-40°C \leq T_A \leq +85°C\), unless noted.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>100Mbps Mode – Industrial Applications Parameters</td>
<td>Clock Phase Delay – XI input to MII TXC output</td>
<td>XI (25MHz clock input) to MII TXC (25MHz clock output) delay, referenced to rising edges of both clocks.</td>
<td>15</td>
<td>20</td>
<td>25</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{lr})</td>
<td>Link Loss Reaction (Indication) Time</td>
<td>Link loss detected at receive differential inputs to PHY signal indication time for each of the following: 1. For LED Mode “00”, Speed LED output change from low (100Mbps) to high (10Mbps – default state for link-down). 2. For LED Mode “01”, Link LED output change from low (link-up) to high (link-down). 3. INTRP pin assertion for link-down status change.</td>
<td>4.8</td>
<td></td>
<td></td>
<td>(\mu)s</td>
</tr>
</tbody>
</table>
Timing Diagrams

MII Transmit Timing (10Base-T)

![Figure 14. MII Transmit Timing (10Base-T)](image)

Table 10. MII Transmit Timing (10Base-T) Parameters

<table>
<thead>
<tr>
<th>Timing Parameter</th>
<th>Description</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_p$</td>
<td>TXC period</td>
<td>400</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{WL}$</td>
<td>TXC pulse width low</td>
<td>200</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{WH}$</td>
<td>TXC pulse width high</td>
<td>200</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{SU1}$</td>
<td>TXD[3:0] setup to rising edge of TXC</td>
<td>120</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{SU2}$</td>
<td>TXEN setup to rising edge of TXC</td>
<td>120</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{HD1}$</td>
<td>TXD[3:0] hold from rising edge of TXC</td>
<td>0</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{HD2}$</td>
<td>TXEN hold from rising edge of TXC</td>
<td>0</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{CRS1}$</td>
<td>TXEN high to CRS asserted latency</td>
<td>600</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{CRS2}$</td>
<td>TXEN low to CRS de-asserted latency</td>
<td>1.0</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
</tbody>
</table>
MII Receive Timing (10Base-T)

Figure 15. MII Receive Timing (10Base-T)

Table 11. MII Receive Timing (10Base-T) Parameters

<table>
<thead>
<tr>
<th>Timing Parameter</th>
<th>Description</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_P )</td>
<td>RXC period</td>
<td>400</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{WL} )</td>
<td>RXC pulse width low</td>
<td>200</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{WH} )</td>
<td>RXC pulse width high</td>
<td>200</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{OD} )</td>
<td>(RXDV, RXD[3:0], RXER) output delay from rising edge of RXC</td>
<td>205</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{RLAT} )</td>
<td>CRS to (RXDV, RXD[3:0]) latency</td>
<td>7.2</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
</tbody>
</table>
MII Transmit Timing (100Base-TX)

Figure 16. MII Transmit Timing (100Base-TX)

Table 12. MII Transmit Timing (100Base-TX) Parameters

<table>
<thead>
<tr>
<th>Timing Parameter</th>
<th>Description</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_P )</td>
<td>TXC period</td>
<td>40</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{WL} )</td>
<td>TXC pulse width low</td>
<td>20</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{WH} )</td>
<td>TXC pulse width high</td>
<td>20</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{SU1} )</td>
<td>TXD[3:0] setup to rising edge of TXC</td>
<td>10</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{SU2} )</td>
<td>TXEN setup to rising edge of TXC</td>
<td>10</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{HD1} )</td>
<td>TXD[3:0] hold from rising edge of TXC</td>
<td>0</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{HD2} )</td>
<td>TXEN hold from rising edge of TXC</td>
<td>0</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{CRS1} )</td>
<td>TXEN high to CRS asserted latency</td>
<td>72</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{CRS2} )</td>
<td>TXEN low to CRS de-asserted latency</td>
<td>72</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>
MII Receive Timing (100Base-TX)

Figure 17. MII Receive Timing (100Base-TX)

Table 13. MII Receive Timing (100Base-TX) Parameters

<table>
<thead>
<tr>
<th>Timing Parameter</th>
<th>Description</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>t_p</td>
<td>RXC period</td>
<td>40</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t_WL</td>
<td>RXC pulse width low</td>
<td>20</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t_WH</td>
<td>RXC pulse width high</td>
<td>20</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t_OD</td>
<td>(RXDV, RXD[3:0], RXER) output delay from rising edge of RXC</td>
<td>13</td>
<td>22</td>
<td>28</td>
<td>ns</td>
</tr>
<tr>
<td>t_RLAT</td>
<td>CRS to (RXDV, RXD[3:0]) latency</td>
<td>170</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>
Auto-Negotiation Timing

**Table 14. Auto-Negotiation Fast Link Pulse (FLP) Timing Parameters**

<table>
<thead>
<tr>
<th>Timing Parameter</th>
<th>Description</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{BTB} )</td>
<td>FLP Burst to FLP Burst</td>
<td>8</td>
<td>16</td>
<td>24</td>
<td>ms</td>
</tr>
<tr>
<td>( t_{FLPW} )</td>
<td>FLP Burst width</td>
<td>2</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>( t_{PW} )</td>
<td>Clock/Data Pulse width</td>
<td>100</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{CTD} )</td>
<td>Clock Pulse to Data Pulse</td>
<td>55.5</td>
<td>64</td>
<td>69.5</td>
<td>µs</td>
</tr>
<tr>
<td>( t_{CTC} )</td>
<td>Clock Pulse to Clock Pulse</td>
<td>111</td>
<td>128</td>
<td>139</td>
<td>µs</td>
</tr>
<tr>
<td></td>
<td>Number of Clock/Data Pulse per FLP Burst</td>
<td>17</td>
<td></td>
<td>33</td>
<td></td>
</tr>
</tbody>
</table>

**Figure 18. Auto-Negotiation Fast Link Pulse (FLP) Timing**
MDC/MDIO Timing

Table 14. MDC/MDIO Timing Parameters

<table>
<thead>
<tr>
<th>Timing Parameter</th>
<th>Description</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_p$</td>
<td>MDC period</td>
<td>400</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{MD1}$</td>
<td>MDIO (PHY input) setup to rising edge of MDC</td>
<td>10</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{MD2}$</td>
<td>MDIO (PHY input) hold from rising edge of MDC</td>
<td>4</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{MD3}$</td>
<td>MDIO (PHY output) delay from rising edge of MDC</td>
<td>5</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

Note:
15. Maximum high-to-low time is 25ns. Maximum low-to-high time is determined by the external pull-up resistor. Maximum low-to-high time is 25ns.
Power-up/Reset Timing
The KSZ8061MN reset timing requirement is summarized in Figure 20 and Table 15.

![Figure 20. Power-up/Reset Timing](image)

Table 15. Power-up/Reset Timing Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
<th>Min.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>tvr</td>
<td>Supply voltage (VDDIO, AVDD, VDDL, AVDDL) rise time</td>
<td>300</td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>tsr</td>
<td>Stable supply voltage (VDDIO, AVDD, VDDL, AVDDL) to reset high</td>
<td>10</td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>tcs</td>
<td>Configuration setup time</td>
<td>5</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>tch</td>
<td>Configuration hold time</td>
<td>5</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>trc</td>
<td>Reset to strap-in pin output</td>
<td>6</td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

The supply voltage (VDDIO, AVDD, VDDL, AVDDL) power-up waveforms should be monotonic, and the 300µs minimum rise time is from 10% to 90%.

For warm reset, the reset (RESET#) pin should be asserted low for a minimum of 500µs. The strap-in pin values are read and updated at the de-assertion of reset.

After the de-assertion of reset, it is recommended to wait a minimum of 100µs before starting programming on the MIIM (MDC/MDIO) Interface.
Reset Circuit

Figure 21 shows a reset circuit recommended for powering up the KSZ8061MN if reset is triggered by the power supply.

![Figure 21. Recommended Reset Circuit](image)

Figure 22 represents a reset circuit recommended for applications where reset is driven by another device (e.g., CPU or FPGA). At power-on-reset, R, C and D1 provide the necessary ramp rise time to reset the KSZ8061MN. The RST\_OUT\_n from CPU/FPGA provides the warm reset after power up.

![Figure 22. Recommended Reset Circuit for interfacing with CPU/FPGA Reset Output](image)
Reference Clock – Connection and Selection

A crystal or external clock source, such as an oscillator, is used to provide the reference clock for the KSZ8061MN. For the KSZ8061MN in all operating modes, the reference clock is 25MHz. The reference clock connections to XI (pin 1) and XO (pin 2), and the reference clock selection criteria are provided in Figure 23 and Table 16.

![Figure 23. 25MHz Crystal/Oscillator Reference Clock Connection](image)

Table 16. 25MHz Crystal/Reference Clock Selection Criteria

<table>
<thead>
<tr>
<th>Characteristics</th>
<th>Value</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Frequency</td>
<td>25</td>
<td>MHz</td>
</tr>
<tr>
<td>Frequency tolerance (max)</td>
<td>±50</td>
<td>ppm</td>
</tr>
</tbody>
</table>

Table 17. Recommended Crystals

<table>
<thead>
<tr>
<th>Manufacturer</th>
<th>Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>NDK(16)</td>
<td>NX2016SA</td>
</tr>
<tr>
<td>Murata(17)</td>
<td>XRCGB25M000F3A00R0</td>
</tr>
</tbody>
</table>

Notes:
16. NDK: [www.ndk.com](http://www.ndk.com).
Package Information and Recommended Land Pattern

![Diagram of 32-Pin 5mm × 5mm WQFN](image)

**Note:**
1. MAX PACKAGE WARPAGE IS 0.05mm.
2. MAX ALLOWABLE BURR IS 0.076mm IN ALL DIRECTIONS.
3. PIN #1 IS ON TOP WILL BE LASER MARKED.
4. RED CIRCLES IN LAND PATTERN INDICATES THERMAL VIA. SIZE SHOULD BE 0.30-0.35mm IN DIAMETER, 1.00mm PITCH & SHOULD BE CONNECTED TO GND FOR MAX THERMAL PERFORMANCE.
5. GREEN RECTANGLES (SHADeD AREA) REPRESENT SOLDER STENCIL OPENING ON EXPOSED PAD AREA. RECOMMENDED SIZE IS 0.87x0.87mm, 1.07mm PITCH.
6. “W” IN WQFN IS WETTABLE FLANK PACKAGE.

**32-Pin 5mm × 5mm WQFN**

**Note:**
18. Package information is correct as of the publication date. For updates and most current information, go to [www.micrel.com](http://www.micrel.com).
Package Information and Recommended Land Pattern\(^{(18)}\) (Continued)

NOTE:
1. REFER TO JEDEC STANDARD NO-220 VWH-2.
2. DIMENSION "t" APPLIES TO METALIZED TERMINAL AND IS MEASURED BETWEEN 0.15mm TO 0.30mm FROM THE TERMINAL TIP.
3. "aaa" THE BILATERAL PROFILE TOLERANCE THAT CONTROLS THE POSITION OF THE PLASTIC BODY SIDES.
4. THE CENTERS OF THE PROFILE ZONES ARE DEFINED BY THE BASIC DIMENSIONS "D" AND "E".
5. "ccc" THE TOLERANCE LOCATED PARALLEL TO THE SEATING PLANE IN WHICH THE TOP SURFACE OF THE PACKAGE MUST BE LOCATED.
6. "ddd" THE TOLERANCE THAT CONTROLS THE POSITION OF THE TERMINALS TO EACH OTHER. THE CENTERS OF THE PROFILE ZONES ARE DEFINED BY BASIC DIMENSION "e".
9. MAX PACKAGE WARPAGE IS 0.05 mm.
10. PIN #1 IS ON TOP WILL BE LASER MARKED.
11. RED CIRCLE IN LAND PATTERN INDICATE THERMAL VIA. SIZE SHOULD BE 0.30-0.35mm IN DIAMETER AND SHOULD BE CONNECTED TO GND FOR MAX THERMAL PERFORMANCE.
12. GREEN RECTANGLES (SHADING AREA) INDICATE SOLDER STENCIL OPENING ON EXPOSED PAD AREA. SIZE SHOULD BE 0.87x0.87 mm IN SIZE, 1.07 mm PITCH.
13. THIS DOCUMENT IS FOR AUTOMOTIVE PRODUCT USE ONLY.

32-Pin 5mm × 5mm QFN
NOTE:
1. MAX PACKAGE WARPAGE IS 0.05mm
2. MAX ALLOWABLE BURR IS 0.076mm IN ALL DIRECTIONS.
3. PIN #1 IS ON TOP WILL BE LASER MARKED
4. RED CIRCLE IN LAND PATTERN INDICATES THERMAL VIA. SIZE SHOULD BE 0.30-0.35mm IN DIAMETER AND SHOULD BE CONNECTED TO GND FOR MAX THERMAL PERFORMANCE. PITCH is 1.25mm.
5. GREEN RECTANGLES (SHADE AREA) REPRESENT SOLDER STENCIL OPENING ON EXPOSED PAD AREA. RECOMMENDED SIZE IS 1.00mm x 1.00mm, SPACING IS 0.25mm, PITCH is 1.25mm.

48-Pin 7mm x 7mm QFN
Micrel, Inc. is a leading global manufacturer of IC solutions for the worldwide high performance linear and power, LAN, and timing & communications markets. The Company’s products include advanced mixed-signal, analog & power semiconductors; high-performance communication, clock management, MEMs-based clock oscillators & crystal-less clock generators, Ethernet switches, and physical layer transceiver ICs. Company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and computer products. Corporation headquarters and state-of-the-art wafer fabrication facilities are located in San Jose, CA, with regional sales and support offices and advanced technology design centers situated throughout the Americas, Europe, and Asia. Additionally, the Company maintains an extensive network of distributors and reps worldwide.

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this datasheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser’s use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser’s own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2015 Micrel, Incorporated.