HIGHLIGHTS

This section of the manual contains the following topics:

36.1 Introduction ............................................................................................................... 36-2
36.2 Power-Saving Modes................................................................................................... 36-2
36.3 Watchdog Timer......................................................................................................... 36-5
36.4 Design Tips ............................................................................................................... 36-8
36.5 Related Application Notes......................................................................................... 36-9
36.6 Revision History ....................................................................................................... 36-10
36.1 Introduction

This section describes the Watchdog Timer and Power-Saving modes implemented in the dsPIC30F SMPS devices. The dsPIC30F SMPS family offers a number of built-in capabilities that permit user applications to select the best balance of performance and low power consumption.

The Watchdog Timer resets the device in the event of a software malfunction. It can also be used to wake the device from Sleep or Idle mode.

36.2 Power-Saving Modes

Power-saving features implemented in dsPIC30F SMPS devices include the following:

- System clock manipulation
- Instruction-based power-saving modes (Sleep and Idle)
- Peripheral Module disable

36.2.1 System Clock Manipulation

Reducing the system clock frequency results in power saving that is roughly proportional to the frequency reduction. The dsPIC30F SMPS devices provide an on-the-fly clock switching feature that allows the user application to optimize power consumption by dynamically changing the system clock frequency. Refer to Section 29. “Oscillator” for details.

36.2.2 Instruction-Based Power-Saving Modes

The dsPIC30F SMPS devices have two instruction-based Power-Saving modes. These modes can be entered by executing a special PWRSAV instruction. If an interrupt coincides with the execution of a PWRSAV instruction, the interrupt is delayed until the device fully enters Sleep or Idle mode. If the interrupt is a wake-up event, it then wakes up the device and executes.

- **Sleep Mode**: In Sleep mode, the CPU, the system clock source and the peripherals that operate on the system clock source are disabled. This is the lowest power mode for the device. The SLEEP Status Flag bit in the Reset Control (RCON<4>) register is set when the device enters Sleep mode.

- **Idle Mode**: In Idle mode, the CPU is disabled, but the system clock source continues to operate. The peripherals continue to operate but can optionally be disabled. The IDLE Status Flag bit in the Reset Control (RCON<3>) register is set when the device enters Idle mode.

The SLEEP and IDLE status bits are cleared on Power-on Reset and Brown-out Reset. These bits can also be cleared in software. Refer to Section 8 “Reset” for details.

The assembly syntax of the PWRSAV instruction is shown in Example 36-1.

**Example 36-1: PWRSAV Assembly Syntax**

| PWRSAV #SLEEP_MODE ; Put the device into SLEEP mode |
| PWRSAV #IDLE_MODE ; Put the device into IDLE mode |

**Note 1:** SLEEP_MODE and IDLE_MODE are constants defined in the assembler include file for the selected device.

**Note 2:** Sleep mode does not change the state of the I/O pins.
36.2.2.1 Sleep Mode

Sleep mode is the lowest current consumption state. The characteristics of Sleep mode include the following:

- The primary oscillator and internal FRC oscillator are disabled.
- The Watchdog Timer and the clock source LPRC oscillator continue to run if the Watchdog Timer is enabled (see Section 36.3 “Watchdog Timer” for details).
- The peripherals operating with the system clock are disabled.
- The Fail-Safe Clock Monitor (FSCM) does not operate, because the system clock is disabled.

To minimize current consumption in Sleep mode:

- Ensure that the I/O pins do not drive resistive loads.
- Disable the Watchdog timer.

When the device exits Sleep mode, it restarts with the current clock source as indicated by the Current Clock Source Selection (COSC<2:0>) bits in the Oscillator Control (OSCCON<14:12>) register.

36.2.2.1.1 Delay on Wake-up from Sleep

The oscillator time delay for the clock to be ready for various clock sources is given in Table 36-1. Refer to Section 29. “Oscillator” for more information. Figure 36-1 shows the wake-up delay from Sleep mode.

![Figure 36-1: Wake-up Delay from Sleep Mode](image)

### Table 36-1: Oscillator Delay

<table>
<thead>
<tr>
<th>Oscillator Source</th>
<th>Oscillator Startup Delay</th>
<th>Oscillator Startup Timer</th>
<th>PLL Lock Time</th>
<th>Total Delay</th>
</tr>
</thead>
<tbody>
<tr>
<td>FRC</td>
<td>TOSCD</td>
<td>—</td>
<td>—</td>
<td>TOSCD</td>
</tr>
<tr>
<td>FRCPLL</td>
<td>TOSCD</td>
<td>—</td>
<td>TLOCK</td>
<td>TOSCD + TLOCK</td>
</tr>
<tr>
<td>HS</td>
<td>TOSCD</td>
<td>TOST</td>
<td>—</td>
<td>TOSCD + TOST</td>
</tr>
<tr>
<td>EC</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>HSPLL</td>
<td>TOSCD</td>
<td>TOST</td>
<td>TLOCK</td>
<td>TOSCD + TOST + TLOCK</td>
</tr>
<tr>
<td>ECPLL</td>
<td>—</td>
<td>—</td>
<td>TLOCK</td>
<td>TLOCK</td>
</tr>
</tbody>
</table>

**Note 1:** TOSCD = Oscillator start-up delay (FRC = 1.1 μs nominal).

| Note 2: TOST = Oscillator startup timer delay (1024 oscillator clock periods). |
| Note 3: TLOCK = PLL lock time (1ms nominal) if PLL is enabled. |
36.2.2 Idle Mode

Idle mode has the following characteristics:

• The CPU stops executing instructions.
• The system clock source remains active.
• The peripheral modules, by default, continue to operate normally from the system clock source.
• Peripherals can optionally be shut down using their Stop-in-Idle (SIDL) control bit, which is generally located in bit position 13 of the control register for most peripheral modules. The generic bit-field name format is XXXSIDL (where “XXX” is the mnemonic used to identify the peripheral device). Refer to the respective peripheral sections for details.

When the device exits Idle mode, the CPU starts executing instructions within eight system clock cycles.

36.2.2.3 Wake-up from Sleep and Idle

Sleep and Idle modes exit on the following events:

• On an enabled interrupt event
• On a Watchdog time-out
• On a Reset from any source (Power-on Reset, Brown-out Reset and MCLR)

36.2.2.3.2 Wake-up on Interrupt

An enabled interrupt event wakes up the device from Sleep or Idle mode.

• If the assigned priority for the interrupt is less than or equal to the current CPU priority, the device wakes up and continues code execution from the instruction following the PWRSAV instruction that initiated Sleep mode.
• If the assigned priority level for the interrupt source is greater than the current CPU priority, the device wakes up and the CPU exception process begins. Code execution continues from the first instruction of the Interrupt Service Routine (ISR).

36.2.2.3.3 Wake-up on Watchdog Timer Time-out

If enabled, the Watchdog Timer continues to run during Sleep mode or Idle mode. When the Watchdog Timer time-out occurs, the device wakes up and code execution continues from where the PWRSAV instruction was executed.

The Watchdog Time-out Flag (WDTO) bit in the Reset Control (RCON<4>) register is set to indicate that the wake-up event is due to a Watchdog Timer time-out.

36.2.2.3.4 Wake-up on Reset

A Reset from any source (Power-on Reset, Brown-out Reset and MCLR) causes the device to exit from Sleep or Idle mode and begin executing from the reset vector.

36.2.3 Peripheral Module Disable

All the peripheral modules in the dsPIC30F SMPS device can be selectively disabled to reduce power consumption. All peripheral modules (except for I/O ports) have a control bit that can disable them. These bits, known as the Peripheral Module Disable (PMD) bits, are generically named “XXXPMD” (where “XXX” is the mnemonic used to identify the module). These bits are located in the PMDx Special Function Registers.

The PMD bit must be set (= 1) to disable the module. The PMD bit completely shuts down the peripheral, effectively powering down all circuits and removing all clock sources. All the peripherals are enabled by default. Refer to the specific device data sheet for PMD register details.
36.3 Watchdog Timer

The primary function of the Watchdog Timer is to reset the device in the event of a software malfunction. It can also be used to wake the device from Sleep or Idle mode.

The Watchdog Timer consists of a programmable prescaler and postscaler, clocked with the Low-Power RC oscillator. The WDT time-out period is selected by configuring the prescaler and postscaler dividers. A block diagram of the Watchdog Timer is shown in Figure 36-2.

Figure 36-2: Watchdog Timer (WDT) Block Diagram

36.3.1 Watchdog Timer Operation

When enabled, the Watchdog Timer is incremented until it overflows or times out. A Watchdog Timer time-out forces a device Reset, except during Sleep or Idle modes. To prevent a WDT Timer time-out Reset, the software must periodically clear the Watchdog Timer using the `CLRWDT` instruction.

The Watchdog Timer is also cleared when the device enters the Sleep or Idle modes after executing the `PWRSAV` instruction. If the Watchdog Timer times out during Sleep or Idle modes, the device wakes up and continues code execution from where the `PWRSAV` instruction was executed.

In either case, the Watchdog Time-out Flag (WDTO) bit in the Reset Control (RCON<4>) register is set to indicate that the device reset or wake-up event is due to a Watchdog Timer time-out.

36.3.1.1 Enabling and Disabling the Watchdog Timer

The Watchdog Timer is enabled or disabled by the Watchdog Enable (FWDTEN) bit in the WDT Configuration (FWDT<7>) register. When the FWDTEN bit is set, the Watchdog Timer is always enabled. This is the default value for an erased device.

If the WDT bit is disabled in the FWDT register, the user application can optionally enable the Watchdog Timer by setting the Software Watchdog Enable (SWDTEN) bit in the Reset Control (RCON<5>) register.

The SWDTEN control bit is cleared on any device Reset. The software Watchdog Enable bit allows the user application to enable the Watchdog Timer for critical code segments and disable the Watchdog Timer during non-critical segments for maximum power savings.

Note: The WDT Configuration (FWDT) register values are written during device programming. Refer to Section 24. “Device configuration” for details on the WDT Configuration register.
36.3.1.2 Watchdog Timer Window

The Watchdog Timer has an optional windowed mode that can be enabled by programming the WINDIS bit in the WDT Configuration (FWDT<6>) Register. In the windowed mode (WINDIS = 0), the Watchdog Timer should be cleared within the last quarter (25%) of the WDT time-out period, as shown in Figure 36-3. If the Watchdog timer is cleared before the allowed window, a system Reset is generated immediately.

The windowed mode is useful for resetting the device during unexpectedly quick or slow execution of a critical portion of the code.

Figure 36-3: Windowed Watchdog Timer

36.3.2 WTD Time-out Period Selection

The WTD time-out period is selected by programming the prescaler and postscaler dividers.

The prescaler divider ratio is selected by the Prescaler Selection (WDTPRE) bit in the WDT Configuration (FWDT<4>) register.

A variable postscaler divides the WDT prescaler output and allows for a wide range of time-out periods. The postscaler divider ratio is selected by the Postscaler Selection (WDTPOST<3:0>) bits in the WDT Configuration (FWDT<3:0>) register, which provides 16 settings (from 1:1 to 1:32768).

The WDT time-out value is calculated as shown in Equation 36-1.

Equation 36-1: WDT Time-out Period

\[
T_{WTO} = (N1) \times (N2) \times (T_{LPRC}) \times 16
\]

Where:

N1 = Prescaler divider ratio (see Table 36-2)
N2 = Postscaler divider ratio (see Table 36-3)
\(T_{LPRC}\) = LPRC clock period

Note: The WDT time-out period is directly related to the LPRC oscillator frequency (512 kHz nominal). Refer to the appropriate dsPIC30F SMPS device data sheet for the accuracy of the LPRC frequency over temperature and voltage variations.
Table 36-2: WDT Prescaler Divider Settings

<table>
<thead>
<tr>
<th>Prescaler Setting (WDTPRE&lt;0&gt;)</th>
<th>Prescaler Divider Ratio (N1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>32</td>
</tr>
<tr>
<td>1</td>
<td>128</td>
</tr>
</tbody>
</table>

Table 36-3: WDT Postscaler Divider Settings

<table>
<thead>
<tr>
<th>Postscaler Setting (WDTPOST&lt;3:0&gt;)</th>
<th>Postscaler Divider Ratio (N2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>1</td>
</tr>
<tr>
<td>0001</td>
<td>2</td>
</tr>
<tr>
<td>0010</td>
<td>4</td>
</tr>
<tr>
<td>0011</td>
<td>8</td>
</tr>
<tr>
<td>0100</td>
<td>16</td>
</tr>
<tr>
<td>0111</td>
<td>32</td>
</tr>
<tr>
<td>0110</td>
<td>64</td>
</tr>
<tr>
<td>1000</td>
<td>128</td>
</tr>
<tr>
<td>1001</td>
<td>256</td>
</tr>
<tr>
<td>1010</td>
<td>512</td>
</tr>
<tr>
<td>1011</td>
<td>1024</td>
</tr>
<tr>
<td>1100</td>
<td>2048</td>
</tr>
<tr>
<td>1101</td>
<td>4096</td>
</tr>
<tr>
<td>1101</td>
<td>8192</td>
</tr>
<tr>
<td>1110</td>
<td>16384</td>
</tr>
<tr>
<td>1111</td>
<td>32768</td>
</tr>
</tbody>
</table>

36.3.3 Watchdog Timer Reset

The Watchdog Timer is reset in the following circumstances:
- On any device Reset
- When a PWRSAV instruction is executed (i.e., Sleep or Idle mode is entered)
- When the Watchdog Timer is enabled in software
- On the completion of a clock switch
- By a CLRWDT instruction during normal execution or during the last 25% of the WDT time-out period if WINDIS is ‘0’

36.3.4 Operation of Watchdog Timer in Sleep and Idle Modes

If enabled, the Watchdog Timer continues to run during Sleep or Idle modes. When the WDT time-out occurs, the device wakes up and code execution continues from where the PWRSAV instruction was executed.

The Watchdog Timer is useful for low-power system designs because it can periodically wake the device from Sleep mode to check system status and provide action if necessary. The SWDTEN bit is very useful in this respect. If the Watchdog Timer is disabled during normal operation (FWDTEN=0), the SWDTEN bit (RCON<5>) can be used turn on the Watchdog Timer just before entering Sleep mode.
36.4 Design Tips

**Question 1:** *The device resets even though I have inserted a **CLRWDT** instruction in my main software loop.*

**Answer:** Make sure that the software loop that contains the **CLRWDT** instruction meets the minimum specification of the Watchdog Timer (not the typical value). Also, make sure that interrupt processing time has been accounted for.

**Question 2:** *What should my software do before entering Sleep or Idle mode?*

**Answer:** Make sure that the sources intended to wake the device have their IE bits set. In addition, make sure that the particular source of interrupt can wake the device. Some sources do not function when the device is in Sleep mode.

If the device is to be placed in Idle mode, make sure that the Stop-in-Idle control bit for each peripheral device is properly set. These control bits determine whether the peripheral continues operation in Idle mode. See the individual peripheral sections of this manual for further details.

**Question 3:** *How do I tell which peripheral woke the device from Sleep or Idle mode?*

**Answer:** You can poll the IF bits for each enabled interrupt source to determine the source of the wake-up.
### 36.5 Related Application Notes

This section lists application notes that are related to this section of the manual. These application notes may not be written specifically for the dsPIC30F SMPS Product Family, but the concepts are pertinent and could be used with modification and possible limitations. The current application notes related to the Watchdog Timer and Power-Saving Modes include the following:

<table>
<thead>
<tr>
<th>Title</th>
<th>Application Note #</th>
</tr>
</thead>
<tbody>
<tr>
<td>Low Power Design using PICmicro® Microcontrollers</td>
<td>AN606</td>
</tr>
</tbody>
</table>

**Note:** Please visit the Microchip web site (www.microchip.com) for additional Application Notes and code examples for the dsPIC30F SMPS Family of devices.
36.6 Revision History

Revision A

This is the initial release of this document.