Section 14. Timers

HIGHLIGHTS

This section of the manual contains the following topics:

14.1 Introduction ................................................................. 14-2
14.2 Control Registers ....................................................... 14-6
14.3 Modes of Operation .................................................. 14-13
14.4 Interrupts ............................................................... 14-27
14.5 Operation in Power-Saving and Debug Modes ............... 14-30
14.6 Effects of Various Resets ......................................... 14-31
14.7 Peripherals Using Timer Modules ............................... 14-31
14.8 I/O Pin Control .......................................................... 14-32
14.9 Design Tips ............................................................. 14-33
14.10 Related Application Notes ....................................... 14-34
14.11 Revision History ....................................................... 14-35
14.1 INTRODUCTION

The PIC32MX device family has two different types of timers, depending on the device variant. Timers are useful for generating accurate time-based periodic interrupt events for software applications or real-time operating systems. Other uses include counting external pulses or accurate timing measurement of external events by using the timer’s gate feature.

With certain exceptions, all of the timers have the same functional circuitry. The timers are broadly classified into two types, namely:

- Type A Timer (16-bit synchronous/asynchronous timer/counter with gate)
- Type B Timer (16-bit, 32-bit synchronous timer/counter with gate and Special Event Trigger)

All timer modules include the following common features:

- 16-bit timer/counter
- Software-selectable internal or external clock source
- Programmable interrupt generation and priority
- Gated external pulse counter

Apart from these common features, each timer type offers the following additional features:

- **Type A**:
  - Asynchronous timer/counter with a built-in oscillator
  - Operational during CPU Sleep mode
  - Software selectable prescalers 1:1, 1:8, 1:64 and 1:256

- **Type B**:
  - Ability to form a 32-bit timer/counter
  - Software prescalers 1:1, 1:2, 1:4, 1:8, 1:16, 1:32, 1:64 and 1:256
  - Event trigger capability

Table 14-1 provides a summary of timer features. Refer to the specific device data sheet for more information on type and number of timers associated with a specific device variant.

![Table 14-1: Timer Features](image)

<table>
<thead>
<tr>
<th>Available Timer Types</th>
<th>Secondary Oscillator</th>
<th>Asynchronous External Clock</th>
<th>Synchronous External Clock</th>
<th>16-Bit Synchronous Timer/Counter</th>
<th>32-Bit(1) Synchronous Timer/Counter</th>
<th>Gated Timer</th>
<th>Special Event Trigger</th>
</tr>
</thead>
<tbody>
<tr>
<td>Type A</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>Type B</td>
<td>No</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

**Note 1**: 32-bit timer/counter configuration requires an even numbered timer combined with an adjacent odd numbered timer. (For example, Timer2 and Timer3, or Timer4 and Timer5.)
14.1.1 Type A Timer

Most of the PIC32MX family devices contain at least one Type A timer; usually, Timer1. The Type A Timer module is distinct from other types of timers based on the following features:

- Operable from the external Secondary Oscillator (SOSC)
- Operable in Asynchronous mode using an external clock source
- Operable during CPU Sleep mode
- Software selectable prescalers 1:1, 1:8, 1:64 and 1:256

The Type A timer does not support 32-bit mode.

The unique features of the Type A Timer module allow it to be used for Real-Time Clock (RTC) applications. Figure 14-1 illustrates the block diagram of a Type A Timer module.

**Figure 14-1: Type A Timer Block Diagram**

---

**Note 1:** For information on enabling the 32 kHz Secondary Oscillator (SOSC), refer to Section 6. “Oscillators” (DS61112).

**Note 2:** The default state of the SOSCEN bit (OSCCON<1>) during a device reset is controlled by the FSOSCEN bit (DEVCFG1<5>).
14.1.2 Type B Timer

The Type B timer is distinct from other types of timer based on the following features:

- Can be combined to form a 32-bit timer
- Software selectable prescalers 1:1, 1:2, 1:4, 1:8, 1:16, 1:32, 1:64 and 1:256
- ADC Event Trigger capability

The block diagrams of Type B timer (16-bit) and Type B timer (32-bit) are illustrated in Figure 14-2 and Figure 14-3, respectively.

Figure 14-2: Type B Timer Block Diagram (16-Bit)

Data Bus<31:0>

(Timer 3 Only)

ADC Event Trigger

(TxIF Event Flag)

(Timer 3 Only)

(TxCK(t))

(Type B Timers Only)

Note 1: The TxCK pin is not available in certain variants of the PIC32MX device family. In such cases, the timer must use the peripheral clock as its input clock. Refer to the specific device data sheet for the I/O pin details.

Note: The timer configuration bit, T32 (TxCON<3>), must be set to ‘1’ for a 32-bit timer/counter operation. All control bits are respective to the TxCON register, and interrupt bits are respective to the TyCON register.
Figure 14-3: Type B Timer Block Diagram (32-Bit)

Note 1: The TxCK pin is not available in certain variants of the PIC32MX device family. In such cases, the timer must use the peripheral clock as its input clock. Refer to the specific device data sheet for the I/O pin details.
14.2 CONTROL REGISTERS

Each PIC32MX family device variant may have one or more timer modules. An ‘x’ used in the names of pins, control/status bits and registers denotes the particular module. For more information, refer to the specific device data sheet.

Each Timer module is a 16-bit timer/counter that consists of the following Special Function Registers (SFRs), which are summarized in Table 14-2:

- TxCON: 16-bit control register associated with the timer
- TMRx: 16-bit timer count register
- PRx: 16-bit period register associated with the timer

Each Timer module also has the following associated bits for interrupt control:

- TxIE: Interrupt Enable Control bit in IEC0 interrupt register
- TxIF: Interrupt Flag Status bit in IFS0 interrupt register
- TxIP<2:0>: Interrupt Priority Control bits in IPC1, IPC2, IPC3, IPC4 and IPC5 interrupt registers
- TxIS<1:0>: Interrupt Subpriority Control bits in IPC1, IPC2, IPC3, IPC4 and IPC5 interrupt registers

### Table 14-2: Timers SFR Summary

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit Range</th>
<th>Bit 31/23/15/7</th>
<th>Bit 30/22/14/6</th>
<th>Bit 29/21/13/5</th>
<th>Bit 28/20/12/4</th>
<th>Bit 27/19/11/3</th>
<th>Bit 26/18/10/2</th>
<th>Bit 25/17/9/1</th>
<th>Bit 24/16/8/0</th>
</tr>
</thead>
<tbody>
<tr>
<td>T1CON&lt;3,4,5&gt;</td>
<td>31:24</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>23:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>15:8</td>
<td>ON</td>
<td>FRZ</td>
<td>SIDL</td>
<td>TWDIS</td>
<td>TWIP</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>7:0</td>
<td>TGATE</td>
<td>TCKPS&lt;1:0&gt;</td>
<td>TSYNC</td>
<td>TCS</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TxCON&lt;3,4,5&gt;</td>
<td>31:24</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>23:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>15:8</td>
<td>ON</td>
<td>FRZ</td>
<td>SIDL</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>7:0</td>
<td>TGATE</td>
<td>TCKPS&lt;2:0&gt;&lt;2&gt;</td>
<td>T32&lt;1&gt;</td>
<td>TCS</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TMRx&lt;3,4,5&gt;</td>
<td>31:24</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>23:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>15:8</td>
<td>TMRx&lt;15:8&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>7:0</td>
<td>TMRx&lt;7:0&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PRx&lt;3,4,5&gt;</td>
<td>31:24</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>23:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>15:8</td>
<td>PRx&lt;15:8&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>7:0</td>
<td>PRx&lt;7:0&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Note 1:** The T32 bit is available only on even numbered Type B timers, such as Timer2, Timer4, etc.

**Note 2:** The TCKPS<2:0> bits are available only on even numbered Type B timers. For example, Timer2 and Timer4 in 32-bit Timer mode.

**Note 3:** This register has an associated Clear register at an offset of 0x4 bytes. These registers have the same name with CLR appended to the end of the register name (e.g., OSCCONCLR). Writing a ‘1’ to any bit position in the Clear register will clear valid bits in the associated register. Reads from the Clear register should be ignored.

**Note 4:** This register has an associated Set register at an offset of 0x8 bytes. These registers have the same name with SET appended to the end of the register name (e.g., OSCCONSET). Writing a ‘1’ to any bit position in the Set register will set valid bits in the associated register. Reads from the Set register should be ignored.

**Note 5:** This register has an associated Invert register at an offset of 0xC bytes. These registers have the same name with INV appended to the end of the register name (e.g., OSCCONINV). Writing a ‘1’ to any bit position in the Invert register will invert valid bits in the associated register. Reads from the Invert register should be ignored.
### Section 14. Timers

#### Register 14-1: T1CON: Type A Timer Control Register

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved: Write ‘0’; ignore read</td>
</tr>
<tr>
<td>15</td>
<td><strong>ON</strong>: Timer On bit(1)</td>
</tr>
<tr>
<td>14</td>
<td><strong>FRZ</strong>: Freeze in Debug Exception Mode bit(2)</td>
</tr>
<tr>
<td>13</td>
<td><strong>SIDL</strong>: Stop in Idle Mode bit</td>
</tr>
<tr>
<td>12</td>
<td><strong>TWDIS</strong>: Asynchronous Timer Write Disable bit</td>
</tr>
<tr>
<td>11</td>
<td><strong>TWIP</strong>: Asynchronous Timer Write in Progress bit</td>
</tr>
<tr>
<td>10-8</td>
<td>Reserved: Write ‘0’; ignore read</td>
</tr>
</tbody>
</table>

**Legend:**

- **R** = Readable bit
- **W** = Writable bit
- **P** = Programmable bit
- **r** = Reserved bit
- **U** = Unimplemented bit
- **-n** = Bit Value at POR: (‘0’, ‘1’, **x** = Unknown)

**Note 1:** When using 1:1 PBCLK divisor, the user’s software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module’s ON bit.

**Note 2:** This bit is writable only in Debug Exception mode. It is forced to ‘0’ in normal mode.
Register 14-1: T1CON: Type A Timer Control Register (Continued)

bit 7 TGATE: Timer Gated Time Accumulation Enable bit
   When TCS = 1:
   This bit is ignored and is read as '0'.
   When TCS = 0:
   1 = Gated time accumulation is enabled
   0 = Gated time accumulation is disabled

bit 6 Reserved: Write '0'; ignore read

bit 5-4 TCKPS<1:0>: Timer Input Clock Prescale Select bits
   11 = 1:256 prescale value
   10 = 1:64 prescale value
   01 = 1:8 prescale value
   00 = 1:1 prescale value

bit 3 Reserved: Write '0'; ignore read

bit 2 TSYNC: Timer External Clock Input Synchronization Selection bit
   When TCS = 1:
   1 = External clock input is synchronized
   0 = External clock input is not synchronized
   When TCS = 0:
   This bit is ignored and is read as '0'.

bit 1 TCS: Timer Clock Source Select bit
   1 = External clock from TxCKI pin
   0 = Internal peripheral clock

bit 0 Reserved: Write '0'; ignore read

Note 1: When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

2: This bit is writable only in Debug Exception mode. It is forced to '0' in normal mode.
### Register 14-2: TxCON: Type B Timer Control Register

| bit 31-16 | Reserved: Write '0'; ignore read |
| bit 15 | ON: Timer On bit\(^{(1)}\) |
| | 1 = Module is enabled |
| | 0 = Module is disabled |
| bit 14 | FRZ: Freeze in Debug Exception Mode bit\(^{(2)}\) |
| | 1 = Freeze operation when CPU is in Debug Exception mode |
| | 0 = Continue operation even when CPU is in Debug Exception mode |
| bit 13 | SIDL: Stop in Idle Mode bit\(^{(4)}\) |
| | 1 = Discontinue operation when device enters Idle mode |
| | 0 = Continue operation even in Idle mode |
| bit 12-8 | Reserved: Write '0'; ignore read |
| bit 7 | TGATE: Timer Gated Time Accumulation Enable bit |
| | When TCS = 1:\  |
| | This bit is ignored and is read as '0'. |
| | When TCS = 0:\ |
| | 1 = Gated time accumulation is enabled |
| | 0 = Gated time accumulation is disabled |

**Note 1:** When using 1:1 PBCLK divisor, the user’s software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module’s ON bit.

**Note 2:** This bit is writable only in Debug Exception mode. It is forced to ‘0’ in normal mode.

**Note 3:** The T32 bit is available only on even numbered Type B timers, such as Timer2, Timer4, etc.

**Note 4:** While operating in 32-bit mode, the SIDL bit (TxCON<13>) of consecutive odd number timers of the 32-bit timer pair has an affect on the timer operation. All other bits in this register have no affect.

---

### Legend:

- **R** = Readable bit
- **W** = Writable bit
- **P** = Programmable bit
- **r** = Reserved bit
- **U** = Unimplemented bit

\(^{(1)}\) bit value at POR: '0' (unknown)

\(^{(2)}\) bit writable only in Debug Exception mode. It is forced to '0' in normal mode.

\(^{(3)}\) The T32 bit is available only on even numbered Type B timers.

\(^{(4)}\) While operating in 32-bit mode, the SIDL bit has an affect on the timer operation. All other bits in this register have no affect.
Register 14-2: TxCON: Type B Timer Control Register (Continued)

bit 6-4  TCKPS<2:0>: Timer Input Clock Prescale Select bits
          \[111 = 1:256 \text{ prescale value}\]
          \[110 = 1:64 \text{ prescale value}\]
          \[101 = 1:32 \text{ prescale value}\]
          \[100 = 1:16 \text{ prescale value}\]
          \[011 = 1:8 \text{ prescale value}\]
          \[010 = 1:4 \text{ prescale value}\]
          \[001 = 1:2 \text{ prescale value}\]
          \[000 = 1:1 \text{ prescale value}\]

bit 3  T32: 32-Bit Timer Mode Select bit(3)
          \[1 = \text{TMRx and TMRy form a 32-bit timer}\]
          \[0 = \text{TMRx and TMRy form separate 16-bit timer}\]

bit 2  Reserved: Write ‘0’; ignore read

bit 1  TCS: Timer Clock Source Select bit
          \[1 = \text{External clock from TxCKI pin}\]
          \[0 = \text{Internal peripheral clock}\]

bit 0  Reserved: Write ‘0’; ignore read

Note 1: When using 1:1 PBCLK divisor, the user’s software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module’s ON bit.

2: This bit is writable only in Debug Exception mode. It is forced to ‘0’ in normal mode.

3: The T32 bit is available only on even numbered Type B timers, such as Timer2, Timer4, etc.

4: While operating in 32-bit mode, the SIDL bit (TxCON<13>) of consecutive odd number timers of the 32-bit timer pair has an affect on the timer operation. All other bits in this register have no affect.
Section 14. Timers

Register 14-3: TMRx: Timer Register

<table>
<thead>
<tr>
<th></th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

bit 31

<table>
<thead>
<tr>
<th></th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
<th>r-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>23</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

bit 23

<table>
<thead>
<tr>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>TMR&lt;15:8&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>15</td>
</tr>
</tbody>
</table>

bit 15

<table>
<thead>
<tr>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>TMR&lt;7:0&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>7</td>
</tr>
</tbody>
</table>

bit 7

Legend:
R = Readable bit
W = Writable bit
P = Programmable bit
r = Reserved bit
U = Unimplemented bit
-n = Bit Value at POR: ('0', ‘1’, x = Unknown)

bit 31-16  Reserved: Write ‘0’; ignore read
bit 15-0  TMR<15:0>: Timer Count Register bits

16-bit mode:
These bits represent the complete 16-bit timer count.

32-bit mode (Type B Timer only):
Timer2 and Timer4: These bits represent the least significant half word (16 bits) of the 32-bit timer count.
Timer3 and Timer5: These bits represent the most significant half word (16 bits) of the 32-bit timer count.
### Register 14-4: PRx: Period Register

<table>
<thead>
<tr>
<th>bit 31</th>
<th>bit 24</th>
<th>bit 23</th>
<th>bit 16</th>
<th>bit 15</th>
<th>bit 8</th>
<th>bit 7</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>r-0</td>
<td>r-0</td>
<td>r-0</td>
<td>r-0</td>
<td>r-0</td>
<td>r-0</td>
<td>r-0</td>
<td>r-0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**
- **R** = Readable bit
- **W** = Writable bit
- **P** = Programmable bit
- **r** = Reserved bit
- **U** = Unimplemented bit
- -n = Bit Value at POR: (‘0’, ‘1’, x = Unknown)

**bit 31-16**: **Reserved**: Write ‘0’; ignore read

**bit 15-0**: **PR<15:0>**: Period Register bits

#### 16-bit mode:
- These bits represent the complete 16-bit period match.

#### 32-bit mode (Type B Timer only):
- Timer2 and Timer4: These bits represent the least significant half word (16 bits) of the 32-bit period match.
- Timer3 and Timer5: These bits represent the most significant half word (16 bits) of the 32-bit period match.
14.3 MODES OF OPERATION

14.3.1 16-Bit Modes

Type A and Type B timer modules support the following 16-bit modes:
- 16-bit Synchronous Clock Counter
- 16-bit Synchronous External Clock Counter
- 16-bit Gated Timer
- 16-bit Asynchronous External Counter (Type A Timer module only)

The 16-bit Timer modes are determined by the following bits:
- TCS (TxCON<1>): Timer Clock Source Control bit
- TGATE (TxCON<7>): Timer Gate Control bit
- TSYNC (T1CON<2>): Timer Synchronization Control bit (Type A Timer module only)

14.3.1.1 16-BIT TIMER CONSIDERATIONS

The following facts should be considered when using a 16-bit timer:
- All Timer module SFRs can be written to as a byte (8 bits) or as a half word (16 bits)
- All Timer module SFRs can be read from as a byte or as a half word

14.3.2 32-Bit Modes (Type B Timer)

Only Type B timer modules support 32-bit modes of operation. A 32-bit Timer module is formed by combining an even numbered Type B timer (referred to as TimerX) with a consecutive odd numbered Type B timer (referred to as TimerY). For example, 32-bit timer combinations are Timer2 and Timer3, Timer4 and Timer5, etc. The number of timer pairs depends on the device variant.

The 32-bit timer pairs can operate in the following modes:
- 32-Bit Synchronous Clock Counter
- 32-Bit Synchronous External Clock Counter
- 32-Bit Gated Timer

The 32-Bit Timer modes are determined by the following bits:
- T32 (TxCON<3>): 32-Bit Timer Mode Select bit (TimerX only)
- TCS (TxCON<1>): Timer Clock Source Select bit
- TGATE (TxCON<7>): Timer Gated Time Accumulation Enable bit

Specific behavior in 32-bit Timer mode:
- TimerX is the master timer; TimerY is the slave timer
- TMRx count register is least significant half word of the 32-bit timer value
- TMRy count register is most significant half word of the 32-bit timer value
- PRx period register is least significant half word of the 32-bit period value
- PRy period register is most significant half word of the 32-bit period value
- TimerX control bits (TxCON) configure the operation for the 32-bit timer pair
- TimerY control bits (TyCON) have no effect
- TimerX interrupt and status bits are ignored
- TimerY provides the interrupt enable, interrupt flag and interrupt priority control bits
14.3.2.1 32-BIT TIMER CONSIDERATIONS

The following points should be considered when using a 32-bit timer:

- Ensure that the timer pair is configured for 32-bit mode by setting T32 (TxCON<3>) = 1, before writing any 32-bit value to the TMRxy count registers or PRxy period registers.
- All Timer module SFRs can be written to as a byte (8 bits), a half word (16 bits) or a word (32 bits).
- All Timer module SFRs can be read from as a byte, a half word or a word.
- TMRx and TMRy count register pairs can be read as well as written as a single 32-bit value.
- PRx and PRy period register pairs can be read as well as written as a single 32-bit value.

Notes: While operating in 32-bit mode, the SIDL bit (TxCON<13>) of consecutive odd number timers of the 32-bit timer pair has an affect on the timer operation. All other bits in this register have no affect.

14.3.3 16-Bit Synchronous Clock Counter Mode

The Synchronous Clock Counter operation provides the following capabilities:

- Elapsed time measurements
- Time delays
- Periodic timer interrupts

Type A and Type B timers have the ability to operate in Synchronous Clock Counter mode. In this mode, the input clock source for the timer is the internal peripheral bus clock, PBCLK. It is selected by clearing the clock source control bit, TCS (TxCON<1> = 0). Type A and Type B timers automatically provide synchronization to the peripheral bus clock; therefore, the Type A Timer Synchronous mode control bit TSYNC (T1CON<2>) is ignored in this mode.

Type A and Type B timers that use a 1:1 timer input clock prescale, operate at a timer clock rate that is same as the PBCLK, and which increments the TMR count register on every rising timer clock edge. The timer continues to increment until the TMR count register matches the PR period register value. The TMR count register resets to 0000h on the next timer clock cycle, then continues to increment and repeats the period match until the timer is disabled. If the PR period register value = 0000h, the TMR count register resets to 0000h on the next timer clock cycle, but does not continue to increment.

Type A and Type B timers using a timer input clock prescale \( N \) (other than 1:1) operate at a timer clock rate \( \frac{PBCLK}{N} \), and the TMR count register increments on every \( N \)th timer clock rising edge. For example, if the timer input clock prescale is 1:8, then the timer increments on every 8th timer clock cycle. The timer continues to increment until the TMR count register matches the PR period register value. The TMR count register then resets to 0000h after \( N \) more timer clock cycles, then continues to increment and repeats the period match until the timer is disabled. If the PR period register value = 0000h, the TMR count register resets to 0000h on the next \( N \)th timer clock cycle, but will not continue to increment.

Type A and Type B timers generate a timer event one-half timer clock cycle (on the falling edge) after the TMR count register matches the PR period register value. Type B timers generate a timer event within 1 PBCLK + 2 SYSCCLK system clock cycles after the TMR count register matches the PR period register value. Both Type A and Type B timer interrupt flag bits, TxIF, are set within 1 PBCLK + 2 SYSCCLK cycles of this event, and if the timer interrupt enable bit TxIE is set, an interrupt is generated.
14.3.3.1 16-BIT SYNCHRONOUS CLOCK COUNTER CONSIDERATIONS

This section describes the items that should be considered when using a 16-bit Synchronous Clock Counter.

The timer period is determined by the value in the PR period register. To initialize the timer period, a user may write to the PR period register directly at any time while the timer is disabled, ON bit = 0, or during a timer match Interrupt Service Routine (ISR) while the timer is enabled, ON bit = 1. In all other cases, writing to the period register while the timer is enabled is not recommended and may allow unintended period matches to occur. The maximum period that can be loaded is FFFFh.

Writing 0000h to the PRx period register allows a TMRx match to occur; however, no interrupt is generated.

14.3.4 32-Bit Synchronous Clock Counter Mode (Type B Timer)

Only Type B timers have the ability to operate in 32-bit Synchronous Counter mode. To enable 32-bit Synchronous Clock Counter operation, Type B (TimerX) T32 control bit (TxCON<3>) must be set (= 1). In this mode, the input clock source for the timer is the internal peripheral bus clock, PBCLK, and is selected by clearing the clock source control bit TCS, (TxCON<1>) = 0. Type B timers automatically provide synchronization to the peripheral bus clock.

Type B timers that use a 1:1 timer input clock prescale operate at a timer clock rate which is the same as the PBCLK, and increments the TMRxy count register on every rising timer clock edge. The timer continues to increment until the TMRxy count register matches the PRxy period register value. The TMRxy count register resets to 00000000h on the next timer clock cycle, then continues to increment and repeats the period match until the timer is disabled. If the PR period register value = 00000000h, the TMR count register resets to 00000000h on the next timer clock cycle, but does not continue to increment.

Type B timers using a timer input clock prescale = N (other than 1:1) operate at a timer clock rate (PBCLK/N), and the TMRxy count register increments on every Nth timer clock rising edge. For example, if the timer input clock prescale is 1:8, then the timer increments on every 8th timer clock cycle. The timer continues to increment until the TMRxy count register matches the PRxy period register value. The TMRxy count register resets to 00000000h after N more timer clock cycles, then continues to increment and repeats the period match until the timer is disabled.

Type B timers generate a timer event within 1 PBCLK + 2 SYSCLK system clock cycles after the TMRxy count register matches the PRxy period register value. The Type B timer interrupt flag bit, TyIF, is set within 1 PBCLK + 2 SYSCLK cycles of this event, and if the timer interrupt enable bit TyIE is set, an interrupt is generated.

14.3.4.1 32-BIT SYNCHRONOUS CLOCK COUNTER CONSIDERATIONS

This section describes items that should be considered when using the 32-bit Synchronous Clock Counter.

The timer period is determined by the value in the PRxy period register. To initialize the timer period, a user may write to the PRxy period register directly at any time while the timer is disabled, ON bit = 0, or during a timer match Interrupt Service Routine while the timer is enabled, ON bit = 1. In all other cases, writing to the period register while the timer is enabled is not recommended, and may allow unintended period matches to occur. The maximum period that can be loaded is FFFFFFFFh.

Writing 000000000h to the PRxy period register allows a TMRxy match to occur; however, no interrupt is generated.
14.3.4.2 16-BIT SYNCHRONOUS COUNTER INITIALIZATION STEPS

The following steps need to be performed to configure the timer for 16-bit Synchronous Timer mode.

1. Clear the ON control bit (TxCON<15> = 0) to disable the timer.
2. Clear the TCS control bit (TxCON<1> = 0) to select the internal PBCLK source.
3. Select the desired timer input clock prescale.
4. Load/Clear the timer register TMRx.
5. Load the period register PRx with the desired 16-bit match value.
6. If interrupts are used:
   a) Clear the TxIF interrupt flag bit in the IFSx register.
   b) Configure the interrupt priority and subpriority levels in the IPCx register.
   c) Set the TxIE interrupt enable bit in the IECx register.
7. Set the ON control bit (TxCON<15> = 1) to enable the timer.

Example 14-1: 16-Bit Synchronous Clock Counter Example Code

```
T2CON = 0x0;        // Stop timer and clear control register, // set prescaler at 1:1, internal clock source
            // Clear timer register
TMR2 = 0x0; // Clear timer register
PR2 = 0xFFFF; // Load period register
T2CONSET = 0x8000; // Start timer
```

14.3.4.3 32-BIT SYNCHRONOUS CLOCK COUNTER INITIALIZATION STEPS

The following steps need to be performed to configure the timer for 32-bit Synchronous Clock Counter mode.

1. Clear the ON control bit (TxCON<15> = 0) to disable the timer.
2. Clear the TCS control bit (TxCON<1> = 0) to select the internal PBCLK source.
3. Set the T32 control bit (TxCON<3> = 1) to select 32-bit operations.
4. Select the desired timer input clock prescale.
5. Load/Clear the timer register TMRxy.
6. Load the period register PRxy with the desired 32-bit match value.
7. If interrupts are used:
   a) Clear the TyIF interrupt flag bit in the IFSx register.
   b) Configure the interrupt priority and subpriority levels in the IPCx register.
   c) Set the TyIE interrupt enable bit in the IECx register.
8. Set the ON control bit (TxCON<15> = 1) to enable the timer.

Example 14-2: 32-Bit Synchronous Clock Counter Example Code

```
T4CON = 0x0;      // Stop any 16/32-bit Timer4 operation
T5CON = 0x0;      // Stop any 16-bit Timer5 operation
T4CONSET = 0x0038; // Enable 32-bit mode, prescaler 1:8, // internal peripheral clock source
                  // Clear contents of the TMR4 and TMR5
TMR4 = 0x0;       // Load PR4 and PR5 registers with 32-bit value
PR4 = 0xFFFFFFFF;
T4CONSET = 0x8000; // Start timer45
```
14.3.5 16-Bit Synchronous External Clock Counter Mode

The Synchronous External Clock Counter operation provides the following capabilities:
- Counting periodic or non-periodic pulses
- Use external clock as time base for timers

Type A and Type B timers have the ability to operate in Synchronous External Clock Counter mode. In this mode, the input clock source for the timer is an external clock applied to the TxCK pin. It is selected by setting the clock source control bit, TCS (TxCON<1> = 1). Type B timers automatically provide synchronization for the external clock source; however, the Type A timer does not, and requires the external clock synchronization bit TSYNC (T1CON<2>) be set (= 1).

Type A and Type B timers that use a 1:1 timer input clock prescale increment the TMR count register on every rising external clock edge after synchronization. The timer continues to increment until the TMR count register matches the PR period register value. The TMR count register resets to 0000h on the next rising external clock edge after synchronization. The timer interrupt flag is set, and the CPU executes the timer interrupt service routine if the interrupt is enabled. The TMR count register continues to increment and repeats the period match until the timer is disabled. If the PR period register value = 0000h, the TMR count register resets to 0000h on the next timer clock cycle, but will not continue to increment.

Type A and Type B timers using a timer input clock prescale = N (other than 1:1) operate at a timer clock rate (external clock/N), and the TMR count register increments on every Nth external clock rising edge after synchronization. For example, if the timer input clock prescale is 1:8, then the timer increments on every 8th external clock cycle. The timer continues to increment until the TMR count register matches the PR period register value. The TMR count register then resets to 0000h after N more external clock cycles, then continues to increment and repeats the period match until the timer is disabled. If the PR period register value = 0000h, the TMR count register resets to 0000h on the next external clock cycle, but does not continue to increment.

Type A timers generate a timer event one-half timer clock cycle (on the falling edge) after the TMR count register matches the PR period register value. Type B timers generate a timer event within 1 PBCLK + 2 SYSCLK system clock cycles after the TMR count register matches the PR period register value. Both Type A and Type B timer interrupt flag bits, TxIF, are set within 1 PBCLK + 2 SYSCLK cycles of this event and if the timer interrupt enable bit TxIE is set, an interrupt is generated.

14.3.5.1 16-BIT SYNCHRONOUS EXTERNAL CLOCK COUNTER CONSIDERATIONS

This section describes items that should be considered when using the 16-bit Synchronous External Clock Counter.

Type A or Type B timers operating from a synchronized external clock source will not operate in Sleep mode, since the synchronization circuit is disabled during Sleep mode.

Type A and Type B timers using a timer input clock prescale = N (other than 1:1) require 2 to 3 external clock cycles, after the ON bit = 1, before the TMR count register increments. For more information, see 14.3.12 “Timer Latency Considerations”.

When operating the timer in Synchronous Counter mode, the external input clock must meet certain minimum high time and low time requirements. Refer to the “Electrical Specifications” section in the specific device data sheet for further details.
14.3.6 32-Bit Synchronous External Clock Counter Mode

The 32-bit Synchronous External Clock Counter operation provides the following capabilities:

- Counting large number of periodic or non-periodic pulses
- Use external clock as large time base for timers

Only Type B timers have the ability to operate in 32-bit Synchronous External Clock Counter mode. To enable 32-bit Synchronous External Clock Counter operation, a Type B (TimerX) T32 control bit (TxCON<3>) must be set (= 1). In this mode, the input clock source for the timer is an external clock applied to the TxCK pin and is selected by setting the clock source control bit TCS (TxCON<1>) = 1. Type B timers automatically provide synchronization for the external clock source.

Type B timers that use a 1:1 timer input clock prescale increment the TMRxy count register on every rising external clock edge after synchronization. The timer continues to increment until the TMRxy count register matches the PRxy period register value. The TMRxy count register resets to 0000h on the next rising external clock edge after synchronization. The timer interrupt flag is set, and the CPU executes the timer interrupt service routine if the interrupt is enabled. The TMRxy count register continues to increment and repeats the period match until the timer is disabled. If the PRxy period register value = 0000h, the TMRxy count register resets to 00000000h on the next timer clock cycle, but does not continue to increment.

Type B timers that use a timer input clock prescale = N (other than 1:1) operate at a timer clock rate (external clock/N), and the TMRxy count register increments on every Nth external clock rising edge after synchronization. For example, if the timer input clock prescale is 1:8, then the timer increments on every 8th external clock cycle. The timer continues to increment until the TMRxy count register matches the PRxy period register value. The TMRxy count register resets to 0000h after N more external clock cycles, then continues to increment and repeats the period match until the timer is disabled. If the PRxy period register value = 00000000h, the TMRxy count register resets to 00000000h on the next external clock cycle, but does not continue to increment.

Type B timers generate a timer event within 1 PBCLK + 2 SYSCLK system clock cycles after the TMRxy count register matches the PRxy period register value. The Type B timer interrupt flag bit, TyIF, is set within 1 PBCLK + 2 SYSCLK cycles of this event, and if the timer interrupt enable bit TyIE is set, an interrupt is generated.

14.3.6.1 32-BIT SYNCHRONOUS EXTERNAL CLOCK COUNTER CONSIDERATIONS

This section describes the items that should be considered when using the 32-bit Synchronous External Clock Counter.

Type B timers operating from a synchronized external clock source will not operate in Sleep mode, since the synchronization circuit is disabled during Sleep mode.

Type B timers using a timer input clock prescale = N (other than 1:1) require 2 to 3 external clock cycles, after the ON bit = 1, before the TMR count register increments. For more information, see 14.3.12 “Timer Latency Considerations”.

When operating the timer in Synchronous Counter mode, the external input clock must meet certain minimum high-time and low-time requirements. For more information on these requirements, refer to the “Electrical Specifications” section in the specific device data sheet.
14.3.6.2 16-BIT SYNCHRONOUS EXTERNAL COUNTER INITIALIZATION STEPS

The following steps need to be performed to configure the timer for 16-bit Synchronous Counter mode:

1. Clear the ON control bit (TxCON<15> = 0) to disable timer.
2. Set the TCS control bit (TxCON<1> = 1) to select external clock source.
3. If the Type A Timer is used, set the TSYNC control bit (T1CON<2> = 1) to enable clock synchronization.
4. Select the desired timer input clock prescale.
5. Load/Clear the timer register TMRx.
6. If using period match:
   a) Load the period register PRx with the desired 16-bit match value.
7. If interrupts are used:
   a) Clear TxIF interrupt flag bit in the IFSx register.
   b) Configure interrupt priority and subpriority levels in IPCx register.
   c) Set the TxIE interrupt enable bit in the IECx register.
8. Set the ON control bit (TxCON<15> = 1) to enable the timer.

Example 14-3: 16-Bit Synchronous External Counter Example Code

```
T3CON = 0x0; // Stop timer and clear control register
T3CONSET = 0x0072; // Set prescaler at 1:256, external clock source
TMR3 = 0x0; // Clear timer register
PR3 = 0x3FFF; // Load period register
T3CONSET = 0x8000; // Start timer
```

14.3.6.3 32-BIT SYNCHRONOUS EXTERNAL CLOCK COUNTER INITIALIZATION STEPS

The following steps need to be performed to configure the timer for 32-bit Synchronous External Clock Counter mode:

1. Clear the ON control bit (TxCON<15> = 0) to disable timer.
2. Set the TCS control bit (TxCON<1> = 1) to select external clock source.
3. Set the T32 bit (TxCON<3> = 1) to enable 32-bit operations.
4. Select the desired timer input clock prescale.
5. Load/Clear timer register TMRxy.
6. Load the period register PRxy with the desired 32-bit match value.
7. If interrupts are used:
   a) Clear the TyIF interrupt flag bit in the IFSx registers.
   b) Configure the interrupt priority and subpriority levels in the IPCx register.
   c) Set the TyIE interrupt enable bit in the IECx register.
8. Set ON control bit (TxCON<15> = 1) to enable the timer.

Example 14-4: 32-Bit Synchronous External Clock Counter Example Code

```
T4CON = 0x0; // Stop any 16/32-bit Timer4 operation
T5CON = 0x0; // Stop any 16-bit Timer5 operation
T4CONSET = 0x006A; // 32-bit mode, external clock, 1:64 prescale
TMR4 = 0x0; // Clear contents of the TMR4 and TMR5
PR4 = 0xFFFF0000; // Load PR4 and PR5 registers with 32-bit value
T4CONSET = 0x8000; // Start 32-bit timer
```
14.3.7 16-Bit Gated Timer Mode

The Gate operation starts on a rising edge of the signal applied to the TxCK pin. The TMRx count register increments while the external Gate signal remains high. The Gate operation terminates on the falling edge of the signal applied to the TxCK pin. The timer interrupt flag, TxIF, is set.

Type A and Type B timers can operate in Gated Timer mode. The timer clock source is the internal peripheral bus clock, PBCLK, and is selected by clearing the TCS control bit (TxCON<1> = 0). Type A and Type B timers automatically provide synchronization to the peripheral bus clock, therefore, the Type A Timer Synchronous mode control bit (T1CON<2>) is ignored in this mode. In Gated Timer mode, the input clock is gated by the signal applied to the TxCK pin. The Gated Timer mode is enabled by setting the TGATE control bit (TxCON<7> = 1).

Type A and Type B timers using a 1:1 timer input clock prescale operate at a timer clock rate same as the PBCLK, and increment the TMR count register on every rising timer clock edge. The timer continues to increment until the TMR count register matches the PR period register value. The TMR count register then resets to 0000h on the next timer clock cycle, and then continues to increment and repeats the period match until the falling edge of the Gate signal or the timer is disabled. The timer does not generate an interrupt when a timer period match occurs.

Type A and Type B timers using a timer input clock prescale = N (other than 1:1) operate at a timer clock rate (PBCLK/N), and the TMR count register increments on every Nth timer clock rising edge. For example, if the timer input clock prescale is 1:8, then the timer increments on every 8th timer clock cycle. The timer continues to increment until the TMR count register matches the PR period register value. The TMR count register then resets to 0000h after N more timer clock cycles, and continues to increment and repeats the period match until the falling edge of the Gate signal or the timer is disabled. The timer does not generate an interrupt when a timer period match occurs.

On the falling edge of the Gate signal, the count operations terminates, a Timer event is generated, and the interrupt flag bit (TxIF) is set 1 PBCLK + 2 SYSCLK system clock cycles after the falling edge of the signal on the gate pin. The TMR count register is not reset to 0000h. Reset the TMR count register if it is desired to start from zero on the next rising edge gate input.

The resolution of the timer count is directly related to the timer clock period. When the timer input clock prescale is 1:1, the timer clock period is one peripheral bus clock cycle TPBCLK. For a timer input clock prescale of 1:8, the timer clock period is 8 times the peripheral bus clock cycle.

14.3.7.1 SPECIAL GATED TIMER MODE CONSIDERATIONS

This section describes the items that should be considered when using the special Gated Timer mode.

Gated Timer mode is overridden if the clock source bit (TCS) is set to external clock source, TCS = 1. For Gated Timer operation, the internal clock source must be selected, TCS = 0.

Type A and Type B timers using a timer input clock prescale = N (other than 1:1) require 2 to 3 timer clock cycles, after the ON bit = 1, before the TMR count register increments. For more information, see 14.3.12 “Timer Latency Considerations”.

For details on gate width pulse requirements, refer to the “Electrical Specifications” section in the device data sheet.
14.3.8 32-Bit Gated Timer Mode

The Gate operation starts on a rising edge of the signal applied to the TxCK pin. The TMRx count register increments while the external Gate signal remains high. The Gate operation terminates on the falling edge of the signal applied to the TxCK pin. The timer interrupt flag, TyIF, is set.

Only Type B timers can operate in 32-bit Gated Timer mode. The timer clock source is the internal peripheral bus clock, PBCLK, and is selected by clearing the TCS control bit (TxCON<1> = 0). Type B timers automatically provide synchronization to the peripheral bus clock. In 32-bit Gated Timer mode, the input clock is gated by the signal applied to the TxCK pin. The Gated Timer mode is enabled by setting the TGATE control bit (TxCON<7>) = 1.

The Gate operation starts on a rising edge of the signal applied to the TxCK pin, and the TMRxy count register increments while the external Gate signal remains high.

Type B timers using a 1:1 timer input clock prescale operate at a timer clock rate same as the PBCLK, and increment the TMRxy count register on every rising timer clock edge. The timer continues to increment until the TMRxy count register matches the PRxy period register value. The TMRxy count register then resets to 00000000h on the next timer clock cycle, and then continues to increment and repeats the period match until the falling edge of the Gate signal or the timer is disabled. The timer does not generate an interrupt when a timer period match occurs.

Type B timers using a timer input clock prescale = N (other than 1:1) operate at a timer clock rate (PBCLK/N), and the TMRxy count register increments on every Nth timer clock rising edge. For example, if the timer input clock prescale is 1:8, then the timer increments on every 8th timer clock cycle. The timer continues to increment until the TMRxy count register matches the PRxy period register value. The TMRxy count register then resets to 00000000h after N more timer clock cycles, then continues to increment and repeats the period match until the falling edge of the Gate signal or the timer is disabled. The timer does not generate an interrupt when a timer period match occurs.

On the falling edge of the Gate signal, the count operations terminate, a timer event is generated, and the interrupt flag bit (TyIF) is set 1 PBCLK + 2 SYSCLK system clock cycles after the falling edge of the signal on the gate pin. The TMR count register is not reset to 00000000h. Reset the TMRxy count register if it is desired to start from zero on the next rising edge gate input.

The resolution of the timer count is directly related to the timer clock period. When the timer input clock prescale is 1:1, the timer clock period is 1 PBCLK peripheral bus clock cycle. For a timer input clock prescale of 1:8, the timer clock period is 8 times the peripheral bus clock cycle.

14.3.8.1 32-BIT GATED TIMER MODE CONSIDERATIONS

This section describes the items that should be considered when using the 32-bit Gated Timer mode.

Gated Timer mode is overridden if the clock source bit (TCS) is set to external clock source, TCS = 1. For Gated Timer operation, the internal clock source must be selected, TCS = 0.

For details on gate width pulse requirements, refer to the “Electrical Specifications” section in the device data sheet.
14.3.8.2 16-BIT GATED TIMER INITIALIZATION STEPS

The following steps need to be performed to configure the timer for 16-bit Gated Timer mode:
1. Clear the ON control bit (TxCON<15> = 0) to disable the timer.
2. Set the TCS control bit (TxCON<1> = 0) to select the internal PBCLK source.
3. Set the TGATE control bit (T1CON<7> = 1) to enable Gated Timer mode.
4. Select the desired prescaler.
5. Clear the timer register TMRx.
6. Load the period register PRx with the desired 16-bit match value.
7. If interrupts are used:
   a) Clear the TxIF interrupt flag bit in the IFSx register.
   b) Configure the interrupt priority and subpriority levels in the IPCx register.
   c) Set the TxIE interrupt enable bit in the IECx register.
8. Set the ON control bit (TxCON<15> = 1) to enable the timer.

Example 14-5: 16-Bit Gated Timer Example Code

```
T4CON = 0x0;   // Stop timer and clear control register
T4CON = 0x00E0;  // Gated Timer mode, prescaler at 1:64, internal clock source
TMR4 = 0;      // Clear timer register
PR4 = 0xFFFF;  // Load period register with 16-bit match value
T4CONSET = 0x8000;  // Start timer
```

14.3.8.3 32-BIT GATED TIMER INITIALIZATION STEPS

The following steps need to be performed to configure the timer for 32-bit Gated Timer Accumulation mode:
1. Clear the ON control bit (TxCON<15> = 0) to disable Timer.
2. Clear the TCS control bit (TxCON<1> = 0) to select internal PBCLK source.
3. Set the T32 control bit (TxCON<3> = 1) to enable 32-bit operations.
4. Set the TGATE control bit (T1CON<7> = 1) to enable Gated Timer mode.
5. Select desired timer input clock prescale.
6. Load/Clear the timer register TMRx.
7. Load the period register PRx with the desired 32-bit match value.
8. If interrupts are used:
   a) Clear the TyIF interrupt flag bit in the IFSx register.
   b) Configure the interrupt priority and subpriority levels in the IPCx register.
   c) Set the TyIE interrupt enable bit in the IECx register.
9. Set ON control bit (TxCON<15> = 1) to enable the timer.

Example 14-6: 32-Bit Gated Timer Example Code

```
T2CON = 0x0;         // Stops any 16/32-bit Timer2 operation
T3CON = 0x0;         // Stops any 16-bit Timer3 operation
T2CONSET = 0x00C8;   // 32-bit mode, gate enable, internal clock, 1:16 prescale
TMR2 = 0x0;          // Clear contents of the TMR2 and TMR3
PR2 = 0xFFFFFFFF;    // Load PR2 and PR3 registers with 32-bit match value
T2CONSET = 0x8000;   // Start 32-bit timer
```
14.3.9 Asynchronous Clock Counter Mode (Type A Timer Only)

The Asynchronous Timer operation provides the following capabilities:

- The timer can operate during Sleep mode and can generate an interrupt on period register match that will wake the processor from Sleep or Idle mode.
- The timer can be clocked from the secondary oscillator for real-time clock applications.

The Type A timer has the ability to operate in an Asynchronous Counting mode, using an external clock source connected to the T1CK pin, and is selected by setting the clock source control bit TCS (TxCON<1> = 1). This requires the external clock synchronization be disabled, bit TSYNC (T1CON<2>) = 0. It is also possible to utilize the secondary oscillator with a 32 kHz crystal connected to SOSCI/SOSCO pins as an asynchronous clock source. For more information, see 14.3.13 “Secondary Oscillator (Sosc)”.

Type A timer using a 1:1 timer input clock prescale operates at the same clock rate as the applied external clock rate, and increments the TMR count register on every rising timer clock edge. The timer continues to increment until the TMR count register matches the PR period register value. The TMR count register resets to 0000h on the next timer clock cycle, and then continues to increment and repeats the period match until the timer is disabled. If the PR period register value = 0000h, the TMR count register resets to 0000h on the next timer clock cycle, but will not continue to increment.

Type A timers generate a timer event when the TMR count register matches the PR period register value. The timer interrupt flag bit, TxIF is set within 1 PBCLK + 2 SYSCLK system clock cycles of this event. If the timer interrupt enable bit is set, TxIE = 1, an interrupt is generated.

14.3.9.1 ASYNCHRONOUS MODE TMR1 READ AND WRITE OPERATIONS

Due to the asynchronous nature of Timer1 operating in this mode, reading and writing to the TMR1 count register requires synchronization between the asynchronous clock source and the internal PBCLK peripheral bus clock. Timer1 features a control bit, the Asynchronous Timer Write Disable bit (TWDIS), and a status bit, the Asynchronous Timer Write in Progress bit (TWIP) to provide the users with two options for safely writing to the TMR1 count register while Timer1 is enabled. These bits have no effect in Synchronous Clock Counter modes.

Option 1 is the legacy Timer1 Write mode, TWDIS bit = 0. To determine when it is safe to write to the TMR1 count register, it is recommended to poll the TWIP bit. When TWIP = 0, it is safe to perform the next write operation to the TMR1 count register. When TWIP = 1, the previous Write operation to the TMR1 count register is still being synchronized and any additional write operations should wait until TWIP = 0.

Option 2 is the new synchronized Timer1 Write mode, TWDIS bit = 1. A write to the TMR1 count register can be performed at any time. However, if the previous write operation to the TMR1 count register is still being synchronized, any additional write operations are ignored.

When performing a write to the TMR1 count register, 2 to 3 asynchronous external clock cycles are required for the value to be synchronized into the register.

When performing a read from the TMR1 count register, synchronization requires 2 PBCLK cycle delays between the current unsynchronized value in the TMR1 count register and the synchronized value returned by the read operation. In other words, the value read is always 2 PBCLK cycles behind the actual value in the TMR1 count register.

14.3.9.2 ASYNCHRONOUS CLOCK COUNTER CONSIDERATIONS

This section describes items that should be considered when using the Asynchronous Clock Counter.

Regardless of the timer input clock prescale, Type A timers require 2 to 3 timer clock cycles, after the ON bit = 1, before the TMR count register increments. For more information, see 14.3.12 “Timer Latency Considerations”.

The external input clock must meet certain minimum high-time and low-time requirements when used in the Asynchronous Counter mode. For more information, refer to the “Electrical Specifications” section in the specific device data sheet.
14.3.9.3 ASYNCHRONOUS EXTERNAL CLOCK COUNTER INITIALIZATION STEPS

The following steps need to be performed to configure the timer for 16-bit Asynchronous Counter mode.

1. Clear the ON control bit (T1CON<15> = 0) to disable the timer.
2. Set the TCS control bit (T1CON<1> = 1) to enable external clock source.
3. Clear the TSYNC control bit (T1CON<2> = 0) to disable clock synchronization.
4. Select the desired prescaler.
5. Load/Clear the timer register TMR1.
6. If using period match, load the period register PR1 with the desired 16-bit match value.
7. If interrupts are used:
   a) Clear the T1IF interrupt flag bit in the IFSx register.
   b) Configure the interrupt priority and subpriority levels in the IPCx register.
   c) Set the T1IE interrupt enable bit in the IECx register.
8. Set the ON control bit (T1CON<15> = 1) to enable the timer.

Example 14-7: 16-Bit Asynchronous Counter Mode Code Example

```c
/* 16-bit Asynchronous Counter Mode Example */

T1CON = 0x0; // Stops the Timer1 and resets the control register
TMR1 = 0x0; // Clear timer register
T1CON = 0x0042; // Set prescaler 1:16, external clock, asynchronous mode
PR1 = 0x7FFF; // Load period register
T1CONSET = 0x8000; // Start timer
```

14.3.10 Timer Prescalers

Type A timers provide input clock (peripheral bus clock or external clock) prescale options of 1:1, 1:8, 1:64 and 1:256 which can be selected by using the TCKPS bits (TxCON<5:4>).

Type B timers provide input clock (peripheral bus clock or external clock) prescale options of 1:1, 1:2, 1:4, 1:8, 1:16, 1:32, 1:64 and 1:256, which can be selected by using the TCKPS bits (TxCON<6:4>).

The prescaler counter is cleared when any of the following occurs:

- A write to the TMRx register
- Disabling the timer bit, ON (TxCON<15>) = 0
- Any device Reset, except Power-on Reset (POR)
14.3.11 Writing to TxCON, TMR and PR Registers

A timer module is disabled and powered OFF when the ON bit (TxCON<15>) = 0, thus providing maximum power savings.

To prevent unpredictable timer behavior, it is recommended that the timer be disabled, by setting the ON bit = 0, before writing to any of the TxCON register bits or timer input clock prescale. Attempting to set the ON bit = 1 and writing to any TxCON register bits in the same instruction may cause erroneous timer operation.

The PRx period register can be written to while the module is operating. However, to prevent unintended period matches, writing to the PRx period register while the timer is enabled (ON bit = 1) is not recommended.

The TMRx count register can be written to while the module is operating. The user should be aware of the following points when byte writes are performed:

- If the timer is incrementing and the low byte of the timer is written to, the upper byte of the timer is not affected. If 0xFF is written into the low byte of the timer, the next timer count clock after this write will cause the low byte to rollover to 0x00 and generate a carry into the high byte of the timer.

- If the timer is incrementing and the high byte of the timer is written to, the low byte of the timer is not affected. If the low byte of the timer contains 0xFF when the write occurs, the next timer count clock will generate a carry from the timer low byte and this carry will cause the upper byte of the timer to increment.

Additionally, TMR1 count register can be written to while the module is operating. For information on Asynchronous Clock operations, see 14.3.9.1 “Asynchronous Mode TMR1 Read and Write Operations”.

When the TMRx register is written to (a word, half word or byte) via an instruction, the TMRx register increment is masked and does not occur during that instruction cycle.

A TMR count register is not reset to zero when the module is disabled.

14.3.12 Timer Latency Considerations

This section describes the points related to timer latency.

Since both Type A and Type B timers can use the Internal Peripheral Bus Clock (PBCLK) or an external clock (Type A also supports asynchronous clock), there are considerations regarding latencies of operations performed on the timer. These latencies represent the time delay between the moment an operation is executed (read or write) and the moment its first effect begins, as shown in Table 14-3 and Table 14-4.

For Type A and Type B timers, reading and writing the TxCON, TMRx and PRx registers in any Synchronized Clock mode do not require synchronization of data between the main SYSCLK clock domain and the Timer module clock domain. Therefore, the operation is immediate. However, when operating Timer1 in Asynchronous Clock mode, reading the TMR1 count register requires 2 PBCLK cycles for synchronization, while writing to the TMR1 count register requires 2 to 3 timer clock cycles for synchronization.

For example, Timer1 is using an asynchronous clock source, and a read operation of TMR1 register is being executed. Two PBCLK peripheral bus clocks are required to synchronize this data to the TMR1 count register. The effect is a value that is always 2 PBCLK cycles behind the actual TMR1 count.

Additionally, any timer using an external clock source requires 2-3 external clock cycles, after the ON bit (TxCON<15>) is set (= 1), before the timer starts incrementing.

The interrupt flag latency represents the time delay between the timer event and the moment the timer interrupt flag is active.
14.3.13 Secondary Oscillator (SOSC)

In each device variant, the Secondary Oscillator (SOSC) is available to the Type A Timer module for Real-Time Clock (RTC) applications.

- The SOSC (if enabled) becomes the clock source for the timer when the timer is configured to use the external clock source.
- The SOSC is enabled by setting the SOSENC control bit (OSCCON<1>) when the Configuration Fuse bit, FSOSCEN (DEVCFG1<5>) = 0.

For more information, refer to Section 6. “Oscillators” (DS61112).
Section 14. Timers

14.4 INTERRUPTS

A timer has the ability to generate an interrupt on a period match or falling edge of the external Gate signal, depending on the operating mode.

The TxIF bit (TyIF bit in 32-bit mode) is set when one of the following conditions is true:

- When the timer count matches the respective period register, and the Timer module is not operating in Gated Time Accumulation mode.
- When the falling edge of the Gate signal is detected when the timer is operating in Gated Time Accumulation mode.

The TxIF bit (TyIF bit in 32-bit mode) must be cleared in software.

A timer is enabled as a source of interrupt via the respective timer interrupt enable bit, TxIE (TyIE for 32-bit mode). The interrupt priority level bits TxIP<2:0> (TyIP<2:0> for 32-bit mode) and interrupt subpriority level bits TxIS<1:0> (TyIS<1:0> for 32-bit mode) also must be configured. For more information, refer to Section 8. “Interrupts” (DS61108).

**Note:** A special case occurs, when the period register is loaded with ‘0’, and the timer is enabled. Timer interrupts are not generated for this configuration.

14.4.1 Interrupt Configuration

Each time base module has a dedicated interrupt flag bit (TxIF) and a corresponding interrupt enable/mask bit (TxIE). These bits determine the source of an interrupt, and enable or disable an individual interrupt source. Each timer module can have its own priority level independent of other timer modules.

The TxIF bit is set, when the timer count matches the respective period register and the timer module is not operational in Gated Time Accumulation mode. This bit is also set, if the falling edge of the Gate signal is detected when the timer is operating in Gated Time Accumulation mode. The TxIF bit is set regardless of the state of the corresponding TxIE bit. If required, the TxIF bit can be polled by software.

The TxIE bit is used to define the behavior of the interrupt controller when a corresponding TxIF bit is set. When the TxIE bit is clear, the interrupt controller does not generate a CPU interrupt for the event. If the TxIE bit is set, the interrupt controller generates an interrupt to the CPU when the corresponding TxIF bit is set (subject to the interrupt priority and subpriority).

It is the responsibility of the user’s software routine that services a particular interrupt to clear the appropriate Interrupt Flag bit before the service routine is complete.

The priority of each timer module can be set independently with the TxIP<2:0> bits. This priority defines the priority group to which the interrupt source will be assigned. The priority groups range from a value of 7 (the highest priority) to a value of 0 (which does not generate an interrupt). An interrupt being serviced will be preempted by an interrupt in a higher priority group.

The subpriority bits allow setting the priority of an interrupt source within a priority group. The values of the subpriority bits (TxIS<1:0>) range from 3 (the highest priority) to 0 (the lowest priority). An interrupt with the same priority group but having a higher subpriority value will preempt a lower subpriority interrupt that is in progress.

The priority group and subpriority bits allow more than one interrupt source to share the same priority and subpriority. If simultaneous interrupts occur in this configuration, the natural order of the interrupt sources within a priority/subgroup pair determines the interrupt generated. The natural priority is based on the vector numbers of the interrupt sources. The lower the vector number, the higher the natural priority of the interrupt. Any interrupts that were overridden by natural order will then generate their respective interrupts based on priority, subpriority and natural order after the interrupt flag for the current interrupt is cleared.

After an enabled interrupt is generated, the CPU will jump to the vector assigned to that interrupt. The vector number for the interrupt is the same as the natural order number. The CPU will then begin executing code at the vector address. The user’s code at this vector address should perform any application specific operations and clear the TxIF interrupt flag, and then exit. For more information on interrupts and vector address details, refer to Section 8. “Interrupts” (DS61108).
Table 14-5:  Timer Interrupt Vectors for Various Offsets with EBASE = 0x8000:0000

<table>
<thead>
<tr>
<th>Interrupt</th>
<th>Vector/Natural Order</th>
<th>IRQ Number</th>
<th>Vector Address IntCtl.VS = 0x01</th>
<th>Vector Address IntCtl.VS = 0x02</th>
<th>Vector Address IntCtl.VS = 0x04</th>
<th>Vector Address IntCtl.VS = 0x08</th>
<th>Vector Address IntCtl.VS = 0x10</th>
</tr>
</thead>
<tbody>
<tr>
<td>Timer1</td>
<td>4</td>
<td>4</td>
<td>8000 0280</td>
<td>8000 0300</td>
<td>8000 0400</td>
<td>8000 0600</td>
<td>8000 0A00</td>
</tr>
<tr>
<td>Timer2</td>
<td>8</td>
<td>8</td>
<td>8000 0300</td>
<td>8000 0400</td>
<td>8000 0600</td>
<td>8000 0A00</td>
<td>8000 1200</td>
</tr>
<tr>
<td>Timer3</td>
<td>12</td>
<td>12</td>
<td>8000 0380</td>
<td>8000 0500</td>
<td>8000 0800</td>
<td>8000 0E00</td>
<td>8000 1A00</td>
</tr>
<tr>
<td>Timer4</td>
<td>16</td>
<td>16</td>
<td>8000 0400</td>
<td>8000 0600</td>
<td>8000 0A00</td>
<td>8000 1200</td>
<td>8000 2200</td>
</tr>
<tr>
<td>Timer5</td>
<td>20</td>
<td>20</td>
<td>8000 0480</td>
<td>8000 0700</td>
<td>8000 0C00</td>
<td>8000 1600</td>
<td>8000 2A00</td>
</tr>
</tbody>
</table>

Table 14-6:  Example of Priority and Subpriority Assignment

<table>
<thead>
<tr>
<th>Interrupt</th>
<th>Priority Group</th>
<th>Subpriority</th>
<th>Vector/Natural Order</th>
</tr>
</thead>
<tbody>
<tr>
<td>Timer1</td>
<td>7</td>
<td>3</td>
<td>4</td>
</tr>
<tr>
<td>Timer2</td>
<td>7</td>
<td>3</td>
<td>8</td>
</tr>
<tr>
<td>Timer3</td>
<td>7</td>
<td>2</td>
<td>12</td>
</tr>
<tr>
<td>Timer4</td>
<td>6</td>
<td>1</td>
<td>16</td>
</tr>
<tr>
<td>Timer5</td>
<td>0</td>
<td>3</td>
<td>20</td>
</tr>
</tbody>
</table>

Example 14-8:  16-Bit Timer Interrupt Initialization Code Example

```c
/*
   This code example enables the Timer2 interrupts, loads the Timer2 period
   register, and starts the timer.

   When a Timer2 period match interrupt occurs, the interrupt service routine must clear
   the Timer2 interrupt status flag in software.
*/
T2CON = 0x0;           // Stop timer and clear control register,
                        // prescaler at 1:1, internal clock source
TMR2 = 0x0; // Clear timer register
PR2 = 0xFFFF; // Load period register
IPC2SET = 0x0000000C; // Set priority level = 3
IPC2SET = 0x00000001; // Set sub-priority level = 1
                        // Could have also done this in single operation by assigning
                        // IPC2SET = 0x0000000D
IFS0CLR = 0x00000100; // Clear timer interrupt status flag
IEC0SET = 0x00000100; // Enable timer interrupts
T2CONSET = 0x8000;    // Start timer
```
Example 14-9: Timer ISR Code Example

```c
/*
 * This code example demonstrates a simple interrupt service routine for Timer
 * interrupts. The user’s code at this ISR handler should perform any application
 * specific operations and must clear the corresponding Timer interrupt status flag
 * before exiting.
 */
void __ISR(_Timer_1_Vector, ipl3) Timer1Handler(void)
{
    ... perform application specific operations in response to the interrupt
    IFS0CLR = 0x00000010; // Be sure to clear the Timer 2 interrupt status
}
```

**Note:** The Timer ISR code example shows MPLAB® C32 C-compiler specific syntax. The user should refer to their compiler manual for information on support for ISRs.

Example 14-10: 32-Bit Timer Interrupt Initialization Code Example

```c
/*
 * This code example enables Timer5 interrupts, loads the Timer4:Timer5 period
 * register pair, and starts the 32-bit Timer module.
 *
 * When a 32-bit period match interrupt occurs, the user must clear the Timer5 interrupt
 * status flag in software.
 */
T4CON = 0x0; // Stop 16-bit Timer4 and clear control register
T5CON = 0x0; // Stop 16-bit Timer5 and clear control register
T4CONSET = 0x0038; // Enable 32-bit mode, prescaler at 1:8,
                   // internal clock source
TMR4 = 0x0; // Clear contents of the TMR4 and TMR5
PR4 = 0xFFFFFFFF; // Load PR4 and PR5 registers with 32-bit value
IPC5SET = 0x00000004; // Set priority level = 1
IPC5SET = 0x00000001; // Set sub-priority level = 1
                    // Could have also done this in single operation
                    // by assigning IPC5SET = 0x00000005
IFS0CLR = 0x00100000; // Clear the Timer5 interrupt status flag
IEC0SET = 0x00100000; // Enable Timer5 interrupts
T4CONSET = 0x8000; // Start timer
```
14.5  OPERATION IN POWER-SAVING AND DEBUG MODES

14.5.1  Timer Operation in Sleep Mode

As the device enters Sleep mode, the system clock SYSCLK and peripheral bus clock PBCLK are disabled. For both timer types (A and B) operating in Synchronous mode, the Timer module stops operating.

Type A Timer module is different from the Type B Timer module, because it can operate asynchronously from an external clock source. Because of this distinction, the Type A Timer module can continue to operate during Sleep mode.

To operate in Sleep mode, Type A Timer module is configured as follows:

- Timer1 module is enabled, ON bit (T1CON<15>) = 1.
- Timer1 clock source is selected as external, TCS bit (T1CON<1>) = 1.
- TSYNC bit (T1CON<2>) is set to logic ‘0’ (Asynchronous Counter mode enabled).

When all of these conditions are met, Timer1 continues to count and detect period matches when the device is in Sleep mode. When a match between the timer and the period register occurs, the T1IF status bit is set. If the T1IE bit is set, and its priority is greater than current CPU priority, the device wakes from Sleep or Idle mode and executes the Timer1 Interrupt Service Routine.

If the assigned priority level of the Timer1 interrupt is less than or equal to, the current CPU priority level, the CPU is not awakened and the device enters Idle mode.

14.5.2  Timer Operation in Idle Mode

When the device enters Idle mode, the system clock sources remain functional and the CPU stops executing code. The timer modules can optionally continue to operate in Idle mode.

The SIDL bit (TxCON<13>) setting determines whether the Timer module stops in Idle mode, or continues to operate normally. If SIDL = 0, the module continues operation in Idle mode. If SIDL = 1, the module stops in Idle mode.

14.5.3  Timer Operation in Debug Mode

The FRZ bit (TxCON<14>) setting determines whether the Timer module will run or stop while the CPU is executing the debug exception code (that is, the application is halted) in Debug mode.

When FRZ = 0, the Timer module continues to run, even when application is halted in Debug mode. When FRZ = 1 and the application is halted in Debug mode, the module freezes its operations and makes no changes to the state of the Timer module. The module will resume its operation after the CPU resumes execution.

**Note:** The FRZ bit is readable and writable only when the CPU is executing in Debug mode. In all other modes, FRZ reads as ‘0’. If the FRZ bit is changed during Debug mode, the new value does not take effect until the current Debug mode is exited and re-entered. During Debug mode, FRZ reads the last written value, which may or may not be in effect (depending on when the last value was written).
14.6  EFFECTS OF VARIOUS RESETS

14.6.1  Device Reset
All timer registers are forced to their reset states on a Device Reset.

14.6.2  Power-on Reset (POR)
All timer registers are forced to their reset states on a Power-on Reset (POR).

14.6.3  Watchdog Reset
All timer registers are forced to their reset states on a Watchdog Reset.

14.7  PERIPHERALS USING TIMER MODULES

14.7.1  Time Base for Input Capture/Output Compare
The Input Capture and Output Compare peripherals can select one of the two timer modules or
a combined 32-bit timer as their timer source. For more information, refer to the device data
sheet, and to Section 15. “Input Capture” (DS61122) and Section 16. “Output Compare”
(DS61111).

14.7.2  A/D Special Event Trigger
On each device variant, a Type B timer (Timer3 or Timer5) has the ability to generate a special
A/D Conversion Trigger signal on a period match in both 16-bit and 32-bit modes. The Timer
module provides a conversion Start signal to the A/D sampling logic.

• If \( T32 = 0 \), when a match occurs between the 16-bit timer register (TMRx) and the
  respective 16-bit period register (PRx), the A/D Special Event Trigger signal is generated.
• If \( T32 = 1 \), when a match occurs between the 32-bit timer (TMRx:TMRy) and the 32-bit
  respective combined period register (PRx:PRy), a A/D Special Event Trigger signal
  is generated.

The Special Event Trigger signal is always generated by the timer. The trigger source must be
selected in the A/D converter control registers. For more information, refer to the device data
sheet and to Section 17. “10-Bit A/D Converter” (DS61104).
14.8 I/O PIN CONTROL

Enabling a timer module does not configure the I/O pin direction. When a timer module is enabled and configured for external Clock or Gate operation, the user must ensure the I/O pin direction is configured as an input by setting the corresponding TRIS control register bit (= 1).

On PIC32MX family devices, the TxCK pins become the gate inputs:
- When Gated Timer mode is selected, TGATE bit (TxCON<7>) = 1, and
- Internal peripheral bus clock source (PBCLK) is selected, TCS bit (TxCON<1>) = 0

The TxCK pins can be external clock inputs for other modes when the external clock source, TCS bit (TxCON<1>) = 1 is selected. If the pins are not used as a gate or external clock input, they can be used as a general purpose I/O pins.

14.8.1 I/O Pin Resources

A summary of Timer/Counter modes and the specific I/O pins required for each mode is provided in Table 14-7. This table provides details of I/O pins required for a certain mode of operation.

Refer to Table 14-8 to configure the I/O pins.

<table>
<thead>
<tr>
<th>I/O Pin Name</th>
<th>16/32-Bit Timer Modes</th>
<th>16/32-Bit Counter Modes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>16/32-Bit Clock Source</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Internal</td>
<td>External</td>
</tr>
<tr>
<td></td>
<td>Clock Source(1)</td>
<td>Clock Source</td>
</tr>
<tr>
<td>T1CK</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>T2CK</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>T3CK</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>T4CK</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>T5CK</td>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Note 1: “No” indicates the pin is not required and can be used as a general purpose I/O pin.

14.8.2 I/O Pin Configuration

Table 14-8 provides a summary of I/O pin resources associated with the timer modules. This table also shows the settings required to make each I/O pin work with a specific Timer module.

<table>
<thead>
<tr>
<th>I/O Pin Name</th>
<th>Module Control Bit Field</th>
<th>TRIS</th>
<th>Pin Type</th>
<th>Buffer Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>T1CK</td>
<td>No</td>
<td>ON</td>
<td>TCS,TGATE</td>
<td>Input</td>
<td>I ST</td>
</tr>
<tr>
<td>T2CK</td>
<td>No</td>
<td>ON</td>
<td>TCS,TGATE</td>
<td>Input</td>
<td>I ST</td>
</tr>
<tr>
<td>T3CK</td>
<td>No</td>
<td>ON</td>
<td>TCS,TGATE</td>
<td>Input</td>
<td>I ST</td>
</tr>
<tr>
<td>T4CK</td>
<td>No</td>
<td>ON</td>
<td>TCS,TGATE</td>
<td>Input</td>
<td>I ST</td>
</tr>
<tr>
<td>T5CK</td>
<td>No</td>
<td>ON</td>
<td>TCS,TGATE</td>
<td>Input</td>
<td>I ST</td>
</tr>
</tbody>
</table>

Legend: CMOS = CMOS compatible input or output, ST = Schmitt Trigger input with CMOS levels, I = Input and O = Output.

Note 1: These pins are only required for modes that use gated timer or external clock inputs. Otherwise, they can be used for general purpose I/O by setting the corresponding TRIS control register bits.
14.9 DESIGN TIPS

**Question 1:** Can the lower half of the 32-bit timer generate an interrupt?

**Answer:** No. When two 16-bit timers are combined in 32-bit mode, TGATE (TxCON<7>) = 1, the interrupt enable bit (TxIE), interrupt flag bit (TxIF), interrupt priority bit (TxIP) and interrupt subpriority bit (TxIS) associated with the upper Timer module are used. The interrupt functions of the lower Timer module are disabled.

**Question 2:** If I do not use the TxCK input for my timer mode, is this I/O pin available as a general purpose I/O pin?

**Answer:** Yes. If the timer module is configured to use an internal clock source, TCS (TxCON<1>) = 0 and not use the Gated Timer mode TGATE (TxCON<7>) = 0, then the associated I/O pin is available for general purpose I/O. Note that, even if the I/O pin is used as a general purpose I/O pin, the user is responsible for configuring the respective TRIS register to input or output.
14.10 RELATED APPLICATION NOTES

This section lists application notes that are related to this section of the manual. These application notes may not be written specifically for the PIC32MX device family, but the concepts are pertinent and could be used with modification and possible limitations. The current application notes related to the Timers module are:

<table>
<thead>
<tr>
<th>Title</th>
<th>Application Note #</th>
</tr>
</thead>
<tbody>
<tr>
<td>No related application notes at this time.</td>
<td>N/A</td>
</tr>
</tbody>
</table>

**Note:** Please visit the Microchip web site (www.microchip.com) for additional application notes and code examples for the PIC32MX family of devices.
14.11 REVISION HISTORY

Revision A (August 2007)
This is the initial released version of this document.

Revision B (October 2007)
Updated document to remove Confidential status.

Revision C (April 2008)
Revised status to Preliminary; Revised U-0 to r-x; Revised Table 14-2; Revised Register 14-1; Revised Section 14.3.9.1

Revision D (May 2008)
Added note to Registers 14-17, 14-18, 14-19, 14-20, 14-21, 14-22 and 14-23; Revised Tables 14-1 and 14-5; Revised Examples 14-9 and 14-10; Revised Section 14.3.9.1 Title; Revised Section 14.3.11; Change Reserved bits from “Maintain as” to “Write”; Added note to ON bit (T1CON, TxCON registers).

Revision E (May 2010)
This revision includes the following updates:
- Added T1CON bit names row (15:8) in Table 14-2
- Updated the third paragraph of 14.3.5 “16-Bit Synchronous External Clock Counter Mode” and 14.3.6 “32-Bit Synchronous External Clock Counter Mode”
- Added Note 4 to Register 14-2
- Timers Register Summary (Table 14-2):
  - Removed all references to the Clear, Set and Invert registers
  - Removed references to the IFS1, IEC1 and IPC8 registers
  - Added Notes 3, 4 and 5, which describe the Clear, Set and Invert registers
- Deleted the following registers:
  - IEC0: Interrupt Enable Control Register
  - IFS0: Interrupt Flag Status Register 0
  - IPC1: Interrupt Priority Control Register 1
  - IPC2: Interrupt Priority Control Register 2
  - IPC3: Interrupt Priority Control Register 3
  - IPC4: Interrupt Priority Control Register 4
  - IPC5: Interrupt Priority Control Register 5
- Removed the Preliminary marking from the footer of the document
- Minor text and formatting changes have been incorporated throughout the document
Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.

- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.

- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.

- Microchip is willing to work with the customer who is concerned about the integrity of their code.

- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.”

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.
## AMERICAS
- **Corporate Office**
  - 2355 West Chandler Blvd., Chandler, AZ 85224-6199
  - Tel: 480-792-7200
  - Fax: 480-792-7277
  - Technical Support: http://support.microchip.com
  - Web Address: www.microchip.com

- **Atlanta**
  - Duluth, GA
  - Tel: 678-957-9614
  - Fax: 678-957-1455

- **Boston**
  - Westborough, MA
  - Tel: 774-760-0087
  - Fax: 774-760-0088

- **Chicago**
  - Itasca, IL
  - Tel: 630-285-0071
  - Fax: 630-285-0075

- **Cleveland**
  - Independence, OH
  - Tel: 216-447-0464
  - Fax: 774-760-0087

- **Dallas**
  - Addison, TX
  - Tel: 972-818-7423
  - Fax: 972-818-2924

- **Detroit**
  - Farmington Hills, MI
  - Tel: 248-538-2250
  - Fax: 248-538-2260

- **Kokomo**
  - Kokomo, IN
  - Tel: 765-864-8360
  - Fax: 765-864-8387

- **Los Angeles**
  - Mission Viejo, CA
  - Tel: 949-462-9523
  - Fax: 949-462-9608

- **Santa Clara**
  - Santa Clara, CA
  - Tel: 408-961-6444
  - Fax: 408-961-6445

- **Toronto**
  - Mississauga, Ontario, Canada
  - Tel: 905-673-0699
  - Fax: 905-673-6509

## ASIA/PACIFIC

- **Asia Pacific Office**
  - Suites 3707-14, 37th Floor
  - Tower 6, The Gateway
  - Harbour City, Kowloon
  - Hong Kong
  - Tel: 852-2401-1200
  - Fax: 852-2401-3431

- **Australia - Sydney**
  - Tel: 61-2-9868-6733
  - Fax: 61-2-9868-6755

- **China - Beijing**
  - Tel: 86-10-8528-2100
  - Fax: 86-10-8528-2104

- **China - Chengdu**
  - Tel: 86-28-8665-5511
  - Fax: 86-28-8665-7889

- **China - Chongqing**
  - Tel: 86-23-8980-9588
  - Fax: 86-23-8980-9500

- **China - Hong Kong SAR**
  - Tel: 852-2401-1200
  - Fax: 852-2401-3431

- **China - Nanjing**
  - Tel: 86-25-8473-2460
  - Fax: 86-25-8473-2470

- **China - Qingdao**
  - Tel: 86-532-8502-7355
  - Fax: 86-532-8502-7205

- **China - Shanghai**
  - Tel: 86-21-5407-5533
  - Fax: 86-21-5407-5066

- **China - Shenyang**
  - Tel: 86-24-2334-2829
  - Fax: 86-24-2334-2393

- **China - Shenzhen**
  - Tel: 86-755-8203-2660
  - Fax: 86-755-8203-1760

- **China - Wuhan**
  - Tel: 86-27-5980-5300
  - Fax: 86-27-5980-5118

- **China - Xian**
  - Tel: 86-29-8833-7252
  - Fax: 86-29-8833-7256

- **China - Xiamen**
  - Tel: 86-592-2388138
  - Fax: 86-592-2388130

- **China - Zhuhai**
  - Tel: 86-756-3210040
  - Fax: 86-756-3210049

## ASIA/PACIFIC

- **India - Bangalore**
  - Tel: 91-80-3090-4444
  - Fax: 91-80-3090-4123

- **India - New Delhi**
  - Tel: 91-11-4160-8631
  - Fax: 91-11-4160-8632

- **India - Pune**
  - Tel: 91-20-2566-1512
  - Fax: 91-20-2566-1513

- **Japan - Yokohama**
  - Tel: 81-45-471-6166
  - Fax: 81-45-471-6122

- **Korea - Daegu**
  - Tel: 82-53-744-4301
  - Fax: 82-53-744-4302

- **Korea - Seoul**
  - Tel: 82-2-554-7200
  - Fax: 82-2-558-5932 or 82-2-558-5934

- **Malaysia - Kuala Lumpur**
  - Tel: 60-3-6201-9857
  - Fax: 60-3-6201-9859

- **Malaysia - Penang**
  - Tel: 60-4-227-8870
  - Fax: 60-4-227-4068

- **Philippines - Manila**
  - Tel: 63-2-634-9065
  - Fax: 63-2-634-9069

- **Singapore**
  - Tel: 65-6334-8870
  - Fax: 65-6334-8850

- **Taiwan - Hsin Chu**
  - Tel: 886-3-6578-370
  - Fax: 886-3-6578-370

- **Taiwan - Kaohsiung**
  - Tel: 886-7-536-4818
  - Fax: 886-7-536-4803

- **Taiwan - Taipei**
  - Tel: 886-2-2500-6610
  - Fax: 886-2-2500-0102

- **Thailand - Bangkok**
  - Tel: 66-2-694-1351
  - Fax: 66-2-694-1350

## EUROPE

- **Austria - Wels**
  - Tel: 43-7242-2244-39
  - Fax: 43-7242-2244-393

- **Denmark - Copenhagen**
  - Tel: 45-4450-2828
  - Fax: 45-4485-2829

- **France - Paris**
  - Tel: 33-1-69-53-63-20
  - Fax: 33-1-69-30-90-79

- **Germany - Munich**
  - Tel: 49-89-627-144-0
  - Fax: 49-89-627-144-44

- **Italy - Milan**
  - Tel: 39-0331-742611
  - Fax: 39-0331-466781

- **Netherlands - Drunen**
  - Tel: 31-416-690399
  - Fax: 31-416-690340

- **Spain - Madrid**
  - Tel: 34-91-708-08-90
  - Fax: 34-91-708-08-91

- **UK - Wokingham**
  - Tel: 44-118-921-5869
  - Fax: 44-118-921-5820

01/05/10