Section 13. Parallel Master Port (PMP)

HIGHLIGHTS

This section of the manual contains the following major topics:

13.1 Introduction ............................................................................................................... 13-2
13.2 Control Registers ........................................................................................................ 13-3
13.3 Master Modes of Operation ....................................................................................... 13-18
13.4 Slave Modes of Operation ......................................................................................... 13-41
13.5 Interrupts ................................................................................................................... 13-48
13.6 Operation in Power-Saving and Debug Modes ......................................................... 13-50
13.7 Effects of Various Resets ........................................................................................ 13-50
13.8 Parallel Master Port Applications .......................................................................... 13-51
13.9 Parallel Slave Port Application .............................................................................. 13-56
13.10 Direct Memory Access Support ............................................................................. 13-56
13.11 I/O Pin Control ....................................................................................................... 13-57
13.12 Related Application Notes .................................................................................... 13-60
13.13 Revision History .................................................................................................... 13-61
13.1 INTRODUCTION

The Parallel Master Port (PMP) is a parallel 8-bit/16-bit I/O module specifically designed to communicate with a wide variety of parallel devices such as communications peripherals, LCDs, external memory devices and microcontrollers. Because the interfaces to parallel peripherals vary significantly, the PMP module is highly configurable. The key features of the PMP module include:

- Up to 24 programmable address lines
- Up to two Chip Select lines with two alternate Chip Selects for extended addressing
- Programmable strobe options:
  - Individual read and write strobes or Read/write strobe with enable strobe
  - Address auto-increment/auto-decrement
  - Programmable address/data multiplexing
  - Programmable polarity on control signals
- Legacy parallel slave port support
- Enhanced parallel slave support:
  - Address support
  - 4 bytes deep, auto-incrementing buffer
- Schmitt Trigger or TTL input buffers
- Programmable Wait states
- Freeze option for in-circuit debugging
- Separate configurable read/write registers or dual buffers for Master mode (not available on all devices)

Figure 13-1: PMP Module Pinout and Connections to External Devices

**Note:**
- The PMP<15:8> data pins are only available on PIC32 devices with 100 or more pins.
- 24-bit addressing is available in Extended mode.
Section 13. Parallel Master Port (PMP)

13.2 CONTROL REGISTERS

The PMP module uses these Special Function Registers (SFRs):

- **PMCON: Parallel Port Control Register**
  This register contains the bits that control much of the module's basic functionality. A key bit is the ON control bit, which is used to Reset, enable or disable the module.
  When the module is disabled, all of the associated I/O pins revert to their designated I/O function. In addition, any read or write operations active or pending are stopped, and the BUSY bit is cleared. The data within the module registers is retained, including the data in PMSTAT register. Therefore, the module could be disabled after a reception, and the last received data and status would still be available for processing.
  When the module is enabled, all buffer control logic is reset, along with PMSTAT.
  All other bits in PMCON control address multiplexing enable various port control signals, and select control signal polarity. These are discussed in detail in 13.3.1 “Parallel Master Port Configuration Options”.

- **PMMODE: Parallel Port Mode Register**
  This register contains bits that control the operational modes of the module. Master/Slave mode selection and configuration options for both modes, are set by this register. It also contains the universal status flag, BUSY, which is used in master modes to indicate that an operation by the module is in progress.
  Details on the use of the PMMODE bits to configure PMP operation are provided in 13.3 “Master Modes of Operation” and 13.4 “Slave Modes of Operation”.

- **PMADDR: Parallel Port Address Register**
  This register contains the address to which outgoing data is to be written, as well as the Chip Select control bits for addressing parallel slave devices. The PMADDR register is only used in Single Buffer Master modes.

- **PMDOUT: Parallel Port Data Output Register**
  This register is used only in Slave mode for buffered output data.

- **PMDIN: Parallel Port Data Input Register**
  This register is used by the PMP module in both Master and Slave modes.
  In Slave mode, this register is used to hold data that is asynchronously clocked in. Its operation is described in 13.4.2 “Buffered Parallel Slave Port Mode”.
  In Single Buffer Master modes, PMDIN is the holding register for both incoming and outgoing data. Its operation in Master mode is described in 13.3.3 “Read Operation” and 13.3.4 “Write Operation”.
  In Dual Buffer Master modes, the PMDIN is the holding register for the outgoing data. A separate PMRDIN register holds the incoming data.

- **PMAEN: Parallel Port Pin Enable Register**
  This register controls the operation of address and Chip Select pins associated with the PMP module. Setting these bits allocates the corresponding microcontroller pins to the PMP module; clearing the bits allocates the pins to port I/O or other peripheral modules associated with the pin.

- **PMSTAT: Parallel Port Status Register (Slave modes only)**
  This register contains status bits associated with buffered operating modes when the port is functioning as a slave port. This includes overflow, underflow and full flag bit.
  These flags are discussed in detail in 13.4.2 “Buffered Parallel Slave Port Mode”.

- **PMWADDR: Parallel Port Write Address Register**
  This register contains the address to which outgoing data is to be written, as well as the Chip Select control bits for addressing parallel slave devices. The PMWADDR register is only used in Dual Buffer Master modes.
• **PMRADDR: Parallel Port Read Address Register**
  This register contains the address to which incoming data is to be read, as well as the Chip Select control bits for addressing parallel slave devices. The PMRADDR register is only used in Dual Buffer Master modes.

• **PMRDIN: Parallel Port Read Input Data Register**
  In Dual Buffer Master modes, PMRDIN is the holding register for the incoming data. Its operation in Master mode is described in 13.3.3 “Read Operation” and 13.3.4 “Write Operation”.
Table 13-1 provides a brief summary of all PMP-module-related registers. Corresponding registers appear after the summary with a detailed description of each bit.

<table>
<thead>
<tr>
<th>Register Name(1)</th>
<th>Bit Range</th>
<th>Bit 31/15</th>
<th>Bit 30/14</th>
<th>Bit 29/13</th>
<th>Bit 28/22</th>
<th>Bit 23/7</th>
<th>Bit 22/6</th>
<th>Bit 21/5</th>
<th>Bit 20/4</th>
<th>Bit 19/3</th>
<th>Bit 18/2</th>
<th>Bit 17/1</th>
<th>Bit 16/0</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMCON(3)</td>
<td>31:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>RDSTART</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>DUALBUF</td>
<td>EXADDR</td>
</tr>
<tr>
<td>15:0 ON</td>
<td>—</td>
<td>—</td>
<td>SIDL</td>
<td>ADRMUX&lt;1:0&gt;</td>
<td>PMPTTL</td>
<td>PTWREN</td>
<td>PTDEN</td>
<td>CSF&lt;1:0&gt;</td>
<td>ALP</td>
<td>CS2P</td>
<td>CS1P</td>
<td>WRSP</td>
<td>RDSP</td>
</tr>
<tr>
<td>PMMODE(3)</td>
<td>31:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>15:0 BUSY</td>
<td>—</td>
<td>—</td>
<td>IRQM&lt;1:0&gt;</td>
<td>INCM&lt;1:0&gt;</td>
<td>MODE16</td>
<td>MODE&lt;1:0&gt;</td>
<td>WAITB&lt;1:0&gt;</td>
<td>WAITM&lt;3:0&gt;</td>
<td>WAITEM&lt;1:0&gt;</td>
<td>WAITE&lt;1:0&gt;</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>PMADDR(3)</td>
<td>31:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>CS2A</td>
<td>CS1A</td>
<td>ADDR23</td>
<td>ADDR22</td>
<td>ADDR&lt;21:16&gt;</td>
</tr>
<tr>
<td>15:0 CS2</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>ADDR&lt;13:0&gt;</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>PMDOUT(3)</td>
<td>31:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>DATAOUT&lt;31:16&gt;</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>15:0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>DATAOUT&lt;15:0&gt;</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>PMDIN(3)</td>
<td>31:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>DATAIN&lt;31:16&gt;</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>15:0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>DATAIN&lt;15:0&gt;</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>PMAEN(3)</td>
<td>31:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>PTEN&lt;23:22&gt;</td>
<td>—</td>
<td>PTEN&lt;21:16&gt;</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>15:0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>PTEN&lt;15:0&gt;</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>PMSTAT(3)</td>
<td>31:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>15:0 IBF</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>15:0 IBOV</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>PMWADDR(2)</td>
<td>31:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>15:0 WCS2</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>WADDR&lt;13:0&gt;</td>
</tr>
<tr>
<td>15:0 WCS1</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>WADDR23</td>
</tr>
<tr>
<td>PMRADDR(2)</td>
<td>31:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>15:0 RCS2</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>RADDR23</td>
</tr>
<tr>
<td>15:0 RCS1</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>RADDR22</td>
</tr>
<tr>
<td>PMRDIN(2)</td>
<td>31:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>15:0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>RDATAIN&lt;15:0&gt;</td>
</tr>
</tbody>
</table>

Legend: — = unimplemented, read as '0'.

Note 1: With the exception of the PMSTAT register, these registers have an associated Clear, Set, and Invert registers at an offset of 0x4, 0x8, and 0xC bytes, respectively. These registers have the same name with CLR, Set, or INV appended to the register name (e.g., PMCONCLR). Writing a '1' to any bit position in these registers will Clear, Set, and Invert valid bits in the associated register. Reads from these registers should be ignored.

Note 2: This bit or register is not available on all devices. Refer to the "Parallel Master Port (PMP)" chapter in the specific device data sheet to determine availability.
### Register 13-1: PMCON: Parallel Port Control Register

<table>
<thead>
<tr>
<th>Bit Range</th>
<th>Bit</th>
<th>Legend</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>U-0</td>
<td>Unimplemented: Read as ‘0’</td>
</tr>
<tr>
<td>23:16</td>
<td>RDSTART</td>
<td>1 = Start a read cycle on the PMP bus</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No effect</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit is cleared by hardware at the end of the read cycle when the BUSY bit (PMMODE&lt;15&gt;) = 0.</td>
</tr>
<tr>
<td>15:8</td>
<td>DUALBUF</td>
<td>1 = PMP uses separate registers for reads and writes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reads: PMRADDR and PMRDIN</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writes: PMRWADDR and PMDOUT</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = PMP uses legacy registers for reads and writes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reads/Writes: PMADDR and PMRDIN</td>
</tr>
<tr>
<td>7:0</td>
<td>CSF&lt;1:0&gt;</td>
<td>11 = All 16 bits of address are multiplexed on PMD&lt;15:0&gt; pins</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10 = All 16 bits of address are multiplexed on PMD&lt;7:0&gt; pins</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01 = Lower 8 bits of address are multiplexed on PMD&lt;7:0&gt; pins, upper 8 bits are on PMA&lt;15:8&gt;</td>
</tr>
<tr>
<td></td>
<td></td>
<td>00 = Address and data appear on separate pins</td>
</tr>
<tr>
<td></td>
<td>ALP&lt;2&gt;</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CS2P&lt;2&gt;</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CS1P&lt;2&gt;</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>WRSP</td>
</tr>
<tr>
<td></td>
<td>RDSP</td>
<td></td>
</tr>
</tbody>
</table>

#### Legend:
- **R** = Readable bit  
- **W** = Writable bit  
- **U** = Unimplemented bit, read as ‘0’  
- **-n** = Value at POR  
  - ‘1’ = Bit is set  
  - ‘0’ = Bit is cleared  
  - x = Bit is unknown  

---

Note 1: When using 1:1 PBCLK divisor, the user’s software should not read/write the peripheral’s SFRs in the SYSCLK cycle immediately following the instruction that clears the module’s ON control bit.

Note 2: These bits have no effect when its corresponding pin is used as an address line.

Note 3: This bit is not available on all devices. Refer to the “Parallel Master Port (PMP)” chapter in the specific device data sheet to determine availability.
Section 13. Parallel Master Port (PMP)

Register 13-1: PMCON: Parallel Port Control Register (Continued)

bit 9  **PTWREN**: Write Enable Strobe Port Enable bit
   
<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>PMWR/PMENB port is enabled</td>
</tr>
<tr>
<td>0</td>
<td>PMWR/PMENB port is disabled</td>
</tr>
</tbody>
</table>

bit 8  **PTRDEN**: Read/Write Strobe Port Enable bit
   
<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>PMRD/PMWR port is enabled</td>
</tr>
<tr>
<td>0</td>
<td>PMRD/PMWR port is disabled</td>
</tr>
</tbody>
</table>

bit 7-6 **CSF<1:0>: Chip Select Function bits[^2]**
   
<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>Reserved</td>
</tr>
<tr>
<td>10</td>
<td>PMCS2/PMCS2A and PMCS1/PMCS1A as Chip Select</td>
</tr>
<tr>
<td>01</td>
<td>PMCS2/PMCS2A functions as Chip Select, PMCS1/PMCS1A functions as address bit</td>
</tr>
<tr>
<td>00</td>
<td>PMCS2/PMCS2A and PMCS1/PMCS1A function as address bits</td>
</tr>
</tbody>
</table>

bit 5  **ALP**: Address Latch Polarity bit[^2]
   
<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Active-high (PMALL and PMALH)</td>
</tr>
<tr>
<td>0</td>
<td>Active-low (PMALL and PMALH)</td>
</tr>
</tbody>
</table>

bit 4  **CS2P**: Chip Select 2/2A Polarity bit[^2]
   
<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Active-high</td>
</tr>
<tr>
<td>0</td>
<td>Active-low</td>
</tr>
</tbody>
</table>

   **Note:** PMCS1A and PMCS2A are only applicable when EXADDR=1

bit 3  **CS1P**: Chip Select 1/1A Polarity bit[^2]
   
<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Active-high</td>
</tr>
<tr>
<td>0</td>
<td>Active-low</td>
</tr>
</tbody>
</table>

bit 2  **Unimplemented**: Write ‘0’; ignore read

bit 1  **WRSP**: Write Strobe Polarity bit
   
   For Slave Modes and Master mode 2 MODE <1:0> (PMMODE<9:8> = 00,01,10):
   
<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Write strobe active-high (PMWR)</td>
</tr>
<tr>
<td>0</td>
<td>Write strobe active-low (PMWR)</td>
</tr>
</tbody>
</table>

   For Master mode 1 MODE <1:0> (PMMODE<9:8> = 11):
   
<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Enable strobe active-high (PMENB)</td>
</tr>
<tr>
<td>0</td>
<td>Enable strobe active-low (PMENB)</td>
</tr>
</tbody>
</table>

bit 0  **RDSP**: Read Strobe Polarity bit
   
   For Slave modes and Master mode 2 MODE <1:0> (PMMODE<9:8> = 00,01,10):
   
<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Read strobe active-high (PMRD)</td>
</tr>
<tr>
<td>0</td>
<td>Read strobe active-low (PMRD)</td>
</tr>
</tbody>
</table>

   For Master mode 1 MODE <1:0> (PMMODE<9:8> = 11):
   
<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Read/write strobe active-high (PMRD/PMWR)</td>
</tr>
<tr>
<td>0</td>
<td>Read/write strobe active-low (PMRD/PMWR)</td>
</tr>
</tbody>
</table>

**Note 1:** When using 1:1 PBCLK divisor, the user’s software should not read/write the peripheral’s SFRs in the SYSCLK cycle immediately following the instruction that clears the module’s ON control bit.

**Note 2:** These bits have no effect when its corresponding pin is used as an address line.

**Note 3:** This bit is not available on all devices. Refer to the “Parallel Master Port (PMP)” chapter in the specific device data sheet to determine availability.
## Register 13-2: PMMODE: Parallel Port Mode Register

<table>
<thead>
<tr>
<th>Bit Range</th>
<th>Bit 31/23/15/7</th>
<th>Bit 30/22/14/6</th>
<th>Bit 29/21/13/5</th>
<th>Bit 28/20/12/4</th>
<th>Bit 27/19/11/3</th>
<th>Bit 26/18/10/2</th>
<th>Bit 25/17/9/1</th>
<th>Bit 24/16/8/0</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>23:16</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>15:8</td>
<td>R-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td>7:0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
</tbody>
</table>

**Legend:**
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as ‘0’
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown

**Note 1:** When WAITM<3:0> = 0000, the WAITB and WAITE bits are ignored and forced to 1 TPBCLK cycle for a write operation; WAITB = 1 TPBCLK cycle, WAITE = 0 TPBCLK cycles for a read operation.

2: Address bit A15/A23 and A14/A22 are not subject to auto-increment/decrement if configured as Chip Select CS2/CS2A and CS1/CS1A.

3: These pins are active when MODE16 = 1 (16-bit mode).

4: The PMPADDR register is always incremented/decremented by 1 regardless of the transfer data width.
Section 13. Parallel Master Port (PMP)

Register 13-2: PMMODE: Parallel Port Mode Register (Continued)

bit 5-2  \textbf{WAITM<3:0>}: Data Read/Write Strobe Wait States bits\(\textsuperscript{(1)}\)
- \(1111\) = Wait of 16 TPB
- \(0001\) = Wait of 2 TPB
- \(0000\) = Wait of 1 TPB (default)

bit 1-0  \textbf{WAITE<1:0>}: Data Hold After Read/Write Strobe Wait States bits\(\textsuperscript{(1)}\)
- \(11\) = Wait of 4 TPB
- \(10\) = Wait of 3 TPB
- \(01\) = Wait of 2 TPB
- \(00\) = Wait of 1 TPB (default)

For read operations:
- \(11\) = Wait of 3 TPB
- \(10\) = Wait of 2 TPB
- \(01\) = Wait of 1 TPB
- \(00\) = Wait of 0 TPB (default)

\textbf{Note 1:} When \(\text{WAITM<3:0>} = 0000\), the \(\text{WAITB}\) and \(\text{WAITE}\) bits are ignored and forced to 1 TPBCLK cycle for a write operation; \(\text{WAITB} = 1\) TPBCLK cycle, \(\text{WAITE} = 0\) TPBCLK cycles for a read operation.

\textbf{2:} Address bit A15/A23 and A14/A22 are not subject to auto-increment/decrement if configured as Chip Select CS2/CS2A and CS1/CS1A.

\textbf{3:} These pins are active when \(\text{MODE16} = 1\) (16-bit mode).

\textbf{4:} The PMPADDR register is always incremented/decremented by 1 regardless of the transfer data width.
## Register 13-3: PMADDR: Parallel Port Address Register

<table>
<thead>
<tr>
<th>Bit Range</th>
<th>Bit 31/23/15/7</th>
<th>Bit 30/22/14/6</th>
<th>Bit 29/21/13/5</th>
<th>Bit 28/20/12/4</th>
<th>Bit 27/19/11/3</th>
<th>Bit 26/18/10/2</th>
<th>Bit 25/17/9/1</th>
<th>Bit 24/16/8/0</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>23:16</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td></td>
<td>CS2A&lt;sup&gt;2&lt;/sup&gt;</td>
<td>CS1A&lt;sup&gt;4&lt;/sup&gt;</td>
<td>ADDR23&lt;sup&gt;2&lt;/sup&gt;</td>
<td>ADDR22&lt;sup&gt;2&lt;/sup&gt;</td>
<td>ADDR&lt;21:16&gt;</td>
<td>ADDR&lt;23:16&gt;</td>
<td>ADDR&lt;13:8&gt;</td>
<td>ADDR&lt;7:0&gt;</td>
</tr>
<tr>
<td>15:8</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td></td>
<td>CS2&lt;sup&gt;1&lt;/sup&gt;</td>
<td>CS1&lt;sup&gt;1&lt;/sup&gt;</td>
<td>ADDR15&lt;sup&gt;1&lt;/sup&gt;</td>
<td>ADDR14&lt;sup&gt;1&lt;/sup&gt;</td>
<td>ADDR&lt;15:8&gt;</td>
<td>ADDR&lt;13:8&gt;</td>
<td>ADDR&lt;7:0&gt;</td>
<td>ADDR&lt;7:0&gt;</td>
</tr>
<tr>
<td>7:0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
</tbody>
</table>

### Legend:
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- **-n** = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- **x** = Bit is unknown

### Bit Descriptions:
- **bit 31-24**: **Unimplemented**: Read as ‘0’
- **bit 23**: **CS2A**: Chip Select 2 bit<sup>2</sup>
  - 1 = Chip Select 2 is active
  - 0 = Chip Select 2 is inactive (ADDR23 function is selected)
- **bit 23**: **ADDR23**: Target Address bit 23<sup>2</sup>
- **bit 22**: **CS1A**: Chip Select 1 bit<sup>2</sup>
  - 1 = Chip Select 1 is active
  - 0 = Chip Select 1 is inactive (ADDR22 function is selected)
- **bit 22**: **ADDR22**: Target Address bit 22<sup>2</sup>
- **bit 21-16**: **ADDR<21:16>**: Address bits
- **bit 15**: **CS2**: Chip Select 2 bit<sup>1</sup>
  - 1 = Chip Select 2 is active
  - 0 = Chip Select 2 is inactive (ADDR15 function is selected)
- **bit 15**: **ADDR15**: Target Address bit 15<sup>1</sup>
- **bit 14**: **CS1**: Chip Select 1 bit<sup>1</sup>
  - 1 = Chip Select 1 is active
  - 0 = Chip Select 1 is inactive (ADDR14 function is selected)
- **bit 14**: **ADDR14**: Target Address bit 14<sup>1</sup>
- **bit 13-0**: **ADDR<13:0>**: Address bits

### Notes:
1. The use of these pins as PMA15/PMA14 or CS2/CS1 is selected by the CSF<1:0> bits (PMCON<7:6>) when EXADDR = 0.
2. The use of these pins as PMA23/PMA22 or CS2A/CS1A is selected by the CSF<1:0> bits (PMCON<7:6>) when EXADDR = 1.

Note: If the DUALBUF bit (PMCON<17>) = 0, the bits in this register control both read and write target addressing. If the DUALBUF bit = 1, the bits in this register are not used. In this instance, use the PMRADDR register for Read operations and the PMWADDR register for Write operations.
### Section 13. Parallel Master Port (PMP)

Register 13-4: PMDOUT: Parallel Port Data Output Register

<table>
<thead>
<tr>
<th>Bit Range</th>
<th>Bit 31/23/15/7</th>
<th>Bit 30/22/14/6</th>
<th>Bit 29/21/13/5</th>
<th>Bit 28/20/12/4</th>
<th>Bit 27/19/11/3</th>
<th>Bit 26/18/10/2</th>
<th>Bit 25/17/9/1</th>
<th>Bit 24/16/8/0</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td>23:16</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td>15:8</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td>7:0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
</tbody>
</table>

Legend:
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- **-n** = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- **x** = Bit is unknown

**bit 31-0** DATAOUT<31:0>: Output Data Port bits for 8-bit write operations in Slave mode
### Register 13-5: PMDIN: Parallel Port Data Input Register

<table>
<thead>
<tr>
<th>Bit Range</th>
<th>Bit 31/23/15/7</th>
<th>Bit 30/22/14/6</th>
<th>Bit 29/21/13/5</th>
<th>Bit 28/20/12/4</th>
<th>Bit 27/19/11/3</th>
<th>Bit 26/18/10/2</th>
<th>Bit 25/17/9/1</th>
<th>Bit 24/16/8/0</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>DATAIN&lt;31:24&gt;</td>
</tr>
<tr>
<td>23:16</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>DATAIN&lt;23:16&gt;</td>
</tr>
<tr>
<td>15:8</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>DATAIN&lt;15:8&gt;</td>
</tr>
<tr>
<td>7:0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>DATAIN&lt;7:0&gt;</td>
</tr>
</tbody>
</table>

**Legend:**
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- **-n** = Value at POR
- **‘1’** = Bit is set
- **‘0’** = Bit is cleared
- **x** = Bit is unknown

**bit 31-0** **DATAIN<31:0>:** Input/Output Data Port bits for 8-bit or 16-bit read/write operations in Master mode Input Data Port for 8-bit read operations in Slave mode.
## Section 13. Parallel Master Port (PMP)

### Register 13-6: PMAEN: Parallel Port Pin Enable Register

<table>
<thead>
<tr>
<th>Bit Range</th>
<th>Bit 31/23/15/7</th>
<th>Bit 30/22/14/6</th>
<th>Bit 29/21/13/5</th>
<th>Bit 28/20/12/4</th>
<th>Bit 27/19/11/3</th>
<th>Bit 26/18/10/2</th>
<th>Bit 25/17/9/1</th>
<th>Bit 24/16/8/0</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>23:16</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>15:8</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td>7:0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
</tbody>
</table>

#### Legend:
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as ‘0’
- -n = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown

### Notes:
1. The use of these pins as address or chip select lines selected by the CSF<1:0> bits (PMCON<7:6>).
2. The use of these pins as PMA1/PMA0 or PMALH/PMALL depends on the Address/Data Multiplex mode selected by the ADRMUX<1:0> bits in the PMCON register.
## Register 13-7: PMSTAT: Parallel Port Status Register (Slave modes only)

<table>
<thead>
<tr>
<th>Bit Range</th>
<th>Bit 31/23/15/7</th>
<th>Bit 30/22/13/5</th>
<th>Bit 29/21/13/5</th>
<th>Bit 28/20/12/4</th>
<th>Bit 27/19/11/3</th>
<th>Bit 26/18/10/2</th>
<th>Bit 25/17/9/1</th>
<th>Bit 24/16/8/0</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>23:16</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>15:8</td>
<td>R-0</td>
<td>R/W-0</td>
<td>U-0</td>
<td>U-0</td>
<td>R-0</td>
<td>R-0</td>
<td>R-0</td>
<td>R-0</td>
</tr>
<tr>
<td></td>
<td>IBF</td>
<td>IBOV</td>
<td>—</td>
<td>—</td>
<td>IB3F</td>
<td>IB2F</td>
<td>IB1F</td>
<td>IB0F</td>
</tr>
<tr>
<td>7:0</td>
<td>R-1</td>
<td>R/W-0</td>
<td>U-0</td>
<td>U-0</td>
<td>R-1</td>
<td>R-1</td>
<td>R-1</td>
<td>R-1</td>
</tr>
<tr>
<td></td>
<td>OBE</td>
<td>OBUF</td>
<td>—</td>
<td>—</td>
<td>OB3E</td>
<td>OB2E</td>
<td>OB1E</td>
<td>OB0E</td>
</tr>
</tbody>
</table>

### Legend:

- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- **-n** = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- **x** = Bit is unknown

#### bit 31-16
**Unimplemented**: Write ‘0’; ignore read

#### bit 15
**IBF**: Input Buffer Full Status bit
1 = All writable input buffer registers are full
0 = Some or all of the writable input buffer registers are empty

#### bit 14
**IBOV**: Input Buffer Overflow Status bit
1 = A write attempt to a full input byte buffer occurred (must be cleared in software)
0 = No overflow occurred
This bit is set (= 1) in hardware; can only be cleared (= 0) in software.

#### bit 13-12
**Unimplemented**: Write ‘0’; ignore read

#### bit 11-8
**IBnF**: Input Buffer n Status Full bits
1 = Input Buffer contains data that has not been read (reading buffer will clear this bit)
0 = Input Buffer does not contain any unread data

#### bit 7
**OBE**: Output Buffer Empty Status bit
1 = All readable output buffer registers are empty
0 = Some or all of the readable output buffer registers are full

#### bit 6
**OBUF**: Output Buffer Underflow Status bit
1 = A read occurred from an empty output byte buffer (must be cleared in software)
0 = No underflow occurred
This bit is set (= 1) in hardware; can only be cleared (= 0) in software.

#### bit 5-4
**Unimplemented**: Write ‘0’; ignore read

#### bit 3-0
**OBnE**: Output Buffer n Status Empty bits
1 = Output buffer is empty (writing data to the buffer will clear this bit)
0 = Output buffer contains data that has not been transmitted
## Section 13. Parallel Master Port (PMP)

### Register 13-8: PMWADDR: Parallel Port Write Address Register

<table>
<thead>
<tr>
<th>Bit Range</th>
<th>Bit 31/23/15/7</th>
<th>Bit 30/22/14/6</th>
<th>Bit 29/21/13/5</th>
<th>Bit 28/20/12/4</th>
<th>Bit 27/19/11/3</th>
<th>Bit 26/18/10/2</th>
<th>Bit 25/17/9/1</th>
<th>Bit 24/16/8/0</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>23:26</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td></td>
<td>WCS2A</td>
<td>WCS1A</td>
<td>WADDR23</td>
<td>WADDR22</td>
<td>WADDR&lt;21:16&gt;</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15:8</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td></td>
<td>WCS2</td>
<td>WCS1</td>
<td>WADDR15</td>
<td>WADDR14</td>
<td>WADDR&lt;13:8&gt;</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7:0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
</tbody>
</table>

**Legend:**
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as ‘0’
- -n = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown

**bit 31-24 Unimplemented:** Read as ‘0’

**bit 23 WCS2A:** Chip Select 2 bit(2)
1 = Chip Select 2 is active
0 = Chip Select 2 is inactive (WADDR23 function is selected)

**bit 23 WADDR23:** Target Address bit 23(2)

**bit 22 WCS1A:** Chip Select 1 bit(2)
1 = Chip Select 1 is active
0 = Chip Select 1 is inactive (WADDR22 function is selected)

**bit 22 WADDR22:** Target Address bit 22(2)

**bit 21-16 WADDR<21:16>:** Address bits

**bit 15 WCS2:** Chip Select 2 bit(1)
1 = Chip Select 2 is active
0 = Chip Select 2 is inactive (WADDR15 function is selected)

**bit 15 WADDR15:** Target Address bit 15(1)

**bit 14 WCS1:** Chip Select 1 bit(1)
1 = Chip Select 1 is active
0 = Chip Select 1 is inactive (WADDR14 function is selected)

**bit 14 WADDR14:** Target Address bit 14(1)

**bit 13-0 WADDR<13:0>:** Address bits

**Note 1:** The use of these pins as PMA15/PMA14 or CS2/CS1 is selected by the CSF<1:0> bits (PMCON<7:6>) when EXADDR = 0.

**Note 2:** The use of these pins as PMA23/PMA22 or CS2A/CS1A is selected by the CSF<1:0> bits (PMCON<7:6>) when EXADDR = 1.

**Note 1:** This register is only used when the DUALBUF bit (PMCON<17>) is set to ‘1’.

**Note 2:** This register is not available on all devices. Refer to the “Parallel Master Port (PMP)” chapter in the specific device data sheet to determine availability.
### Register 13-9: PMRADDR: Parallel Port Read Address Register

<table>
<thead>
<tr>
<th>Bit Range</th>
<th>Bit 31/23/15/7</th>
<th>Bit 30/22/14/6</th>
<th>Bit 29/21/13/5</th>
<th>Bit 28/20/12/4</th>
<th>Bit 27/19/11/3</th>
<th>Bit 26/18/10/2</th>
<th>Bit 25/17/9/1</th>
<th>Bit 24/16/8/0</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>23:16</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td>15:8</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td>7:0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
</tbody>
</table>

#### Legend:
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- ‘-n’ = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- **x** = Bit is unknown

**bit 31-24** Unimplemented: Read as ‘0’
**bit 23** RCS2A: Chip Select 2 bit(2)
  - 1 = Chip Select 2 is active
  - 0 = Chip Select 2 is inactive (RADDR23 function is selected)
**bit 23** RADDR23: Target Address bit 23(2)
**bit 22** RCS1A: Chip Select 1 bit(2)
  - 1 = Chip Select 1 is active
  - 0 = Chip Select 1 is inactive (RADDR22 function is selected)
**bit 22** RADDR22: Target Address bit 22(2)
**bit 21-16** RADDR<21:16>: Address bits
**bit 15** RCS2: Chip Select 2 bit(1)
  - 1 = Chip Select 2 is active
  - 0 = Chip Select 2 is inactive (RADDR15 function is selected)
**bit 15** RADDR15: Target Address bit 15(1)
**bit 14** RCS1: Chip Select 1 bit(1)
  - 1 = Chip Select 1 is active
  - 0 = Chip Select 1 is inactive (RADDR14 function is selected)
**bit 14** RADDR14: Target Address bit 14(1)
**bit 13-0** RADDR<13:0>: Address bits

**Note 1:** The use of these pins as PMA15/PMA14 or CS2/CS1 is selected by the CSF<1:0> bits (PMCON<7:6>) when EXADDR = 0.
**Note 2:** The use of these pins as PMA23/PMA22 or CS2A/CS1A is selected by the CSF<1:0> bits (PMCON<7:6>) when EXADDR = 1.

**Note 1:** This register is only used when the DUALBUF bit (PMCON<17>) is set to ‘1’.
**Note 2:** This register is not available on all devices. Refer to the “Parallel Master Port (PMP)” chapter in the specific device data sheet to determine availability.
## Section 13. Parallel Master Port (PMP)

### Register 13-10: PMRDIN: Parallel Port Read Input Data Register

<table>
<thead>
<tr>
<th>Bit Range</th>
<th>Bit 31/23/15/7</th>
<th>Bit 30/22/14/6</th>
<th>Bit 29/21/13/5</th>
<th>Bit 28/20/12/4</th>
<th>Bit 27/19/11/3</th>
<th>Bit 26/18/10/2</th>
<th>Bit 25/17/9/1</th>
<th>Bit 24/16/8/0</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>23:16</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>15:8</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td>7:0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
</tbody>
</table>

**Legend:**

- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as '0'
- -n = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown

**Note 1:** This register is only used when the DUALBUF bit (PMCON<17>) is set to ‘1’ and exclusively for reads. If the DUALBUF bit is ‘0’, the PMDIN register (Register 13-5) is used for reads instead of PMRDIN.

**Note 2:** This register is not available on all devices. Refer to the “Parallel Master Port (PMP)” chapter in the specific device data sheet to determine availability.
13.3  MASTER MODES OF OPERATION

In its master modes, the PMP module can provide a 8-bit or 16-bit data bus, up to 24 bits of address, and all the necessary control signals to operate a variety of external parallel devices such as memory devices, peripherals and slave microcontrollers. The PMP master modes provide a simple interface for reading and writing data, but not executing program instructions from external devices, such as SRAM or Flash memories.

Because there are a number of parallel devices with a variety of control methods, the PMP module is designed for flexibility to accommodate a range of configurations. Some of these features include:

- 8-bit and 16-bit data modes
- Configurable address/data multiplexing
- Up to two Chip Select lines
- Up to 24 selectable address lines
- Address auto-increment and auto-decrement
- Selectable polarity on all control lines
- Configurable Wait states at different stages of the read/write cycle
- Separate configurable read/write registers for Master mode (not available on all devices)

13.3.1  Parallel Master Port Configuration Options

13.3.1.1  8-BIT AND 16-BIT DATA MODES

The PMP in Master mode supports data with widths of 8 and 16 bits. By default, the data width is 8 bits wide, MODE16 bit (PMMODE<10>) = 0. To select a data width of 16 bits, set MODE16 = 1. When configured in 8-bit Data mode, the upper 8 bits of the data bus, PMD<15:8>, are not controlled by the PMP module and are available as general purpose I/O pins.

13.3.1.2  DUAL BUFFER MODE

Dual Buffer mode acts similar to Single Buffer mode, except the PMPIN read and write register, which has been expanded to both the PMDOUT and PMRDIN read and write registers. This feature was added to make PMP bus transactions more efficient when both read and write are being performed at high rates. It saves the time to have to store either read or write data while switching through transactions.

The PMDOUT and PMRDIN registers share the PMP bus transactions for incoming and outgoing data. The PMWADDR and PMRADDR registers, instead of the PMADDR register, share the PMP bus for both incoming and outgoing address line data.

13.3.1.3  CHIP SELECT

Two Chip Select lines, PMCS1 and PMCS2, are available for master modes. These lines are multiplexed with the Most Significant bits (MSbs) of the address bus. When a pin is configured as a Chip Select, it is not included in any address auto-increment/decrement. It is possible to enable both PMCS2 and PMCS1 as Chip Selects, or enable only PMCS2 as a Chip Select, allowing PMCS1 to function strictly as an address line. It is not possible to enable PMCS1 alone. If extended addressing is used, then PMCS1A and PMCS2A are used as the chip selects. The Chip Select signals are configured using the Chip Select Function bits CSF<1:0> (PMCON<7:6>).

### Table 13-2: Chip Select Control

<table>
<thead>
<tr>
<th>CSF&lt;1:0&gt;</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>PMCS2, PMCS1 = Enabled</td>
</tr>
<tr>
<td>01</td>
<td>PMCS2 = Enabled, PMCS1 = Disabled</td>
</tr>
<tr>
<td>00</td>
<td>PMCS2 = Disabled, PMCS1 = Disabled</td>
</tr>
</tbody>
</table>
13.3.1.4 PORT PIN CONTROL

There are several bits available to configure the presence or absence of control and address signals in the module. These bits are PTWREN (PMCON<9>), PTRDEN (PMCON<8>) and PTEN<23> (PMAEN<23:0>). They provide the ability to conserve pins for other functions and allow flexibility to control the external address. When any one of these bits is set, the associated function is present on its associated pin; when clear, the associated pin reverts to its defined I/O port function.

Setting a PTEN bit will enable the associated pin as an address pin and drive the corresponding data contained in the PMADDR register. Clearing any PTEN bit will force the pin to revert to its original I/O function.

For the pins configured as Chip Select (PMCS1/1A or PMCS2/2A) with the corresponding PTEN bit set, Chip Select pins drive inactive data when a read or write operation is not being performed. The PTEN0 and PTEN1 bits also control the PMALL and PMALH signals. When multiplexing is used, the associated address latch signals should be enabled. For I/O pin configuration, see 13.11 “I/O Pin Control”.

13.3.1.5 READ/WRITE CONTROL

The PMP module supports two distinct read/write signaling methods. In Master mode 1, read and write strobe are combined into a single control line, PMRD/PMWR; a second control line, PMENB, determines when a read or write action is to be taken. In Master mode 2, read and write strobes (PMRD and PMWR) are supplied on separate pins.

13.3.1.6 CONTROL LINE POLARITY

All control signals (PMRD, PMWR, PMENB, PMALL, PMALH, PMCS1/1A and PMCS2/2A) can be individually configured for either positive or negative polarity. Configuration is controlled by separate bits in the PMCON register, as shown in Table 13-3.

Table 13-3: Pin Polarity Configuration

<table>
<thead>
<tr>
<th>Control Pin</th>
<th>PMCON Control Bit</th>
<th>Active-High Select</th>
<th>Active-Low Select</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMRD</td>
<td>RDSP</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>PMWR</td>
<td>WRSP</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>PMALL</td>
<td>ALP</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>PMALH</td>
<td>ALP</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>PMCS1/1A</td>
<td>CS1P</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>PMCS2/2A</td>
<td>CS2P</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Note: The polarity of control signals that share the same output pin (for example, PMWR and PMENB) are controlled by the same bit; the configuration depends on which Master Port mode is being used.

13.3.1.7 AUTO-INCREMENT/DECREMEN

While the PMP module is operating in one of the master modes, the INCM<1:0> bits (PMMODE<12:11>) control the behavior of the address value. The address in the PMADDR register can be made to automatically increment or decrement by 1, regardless of the transfer data width, after each read and write operation is completed, and the BUSY bit (PMMODE<15>) goes to ‘0’. 

© 2007-2015 Microchip Technology Inc.
If the Chip Select signals are disabled and configured as address bits, the bits will participate in the increment and decrement operations; otherwise, CS2/2A and CS1/1A bit values will be unaffected.

### 13.3.1.8 WAIT STATES

In Master mode, the user can control the duration of the read, write and address cycles by configuring the module Wait states. One Wait state period is equivalent to one peripheral bus clock cycle, TPBCLK. Figure 13-2 is an example of a Master mode 2 Read operation using Wait states.

**Figure 13-2: Read Operation, Wait States Enabled**

<table>
<thead>
<tr>
<th>Legend:</th>
</tr>
</thead>
<tbody>
<tr>
<td>(B) = WAITB&lt;1:0&gt; = 01 (2 Wait states)</td>
</tr>
<tr>
<td>(M) = WAITM&lt;3:0&gt; = 0010 (3 Wait states)</td>
</tr>
<tr>
<td>(E) = WAITE&lt;1:0&gt; = 01 (1 Wait state)</td>
</tr>
</tbody>
</table>

**Note:** If WAITM<3:0> = 0000, \(M\) is forced to 1 TPBCLK, WAITB is ignored (\(B\) forced to 1 TPBCLK), and WAITE is ignored (E forced to 0 TPBCLK).

Wait states can be added to the beginning, middle and end of any read or write cycle using the corresponding WAITB, WAITM and WAITE bits in the PMMODE register.

The WAITB<1:0> bits (PMMODE<7:6>) define the number of wait cycles for the data setup prior to the PMRD/PMWR strobe in Mode 10, or prior to the PMENB strobe in Mode 11. When multiplexing the address and data bus, ADRMUX<1:0> bits (PMCON<12:11>) = 01, 10 or 11, WAITB defines the number of wait cycles for which the addressing period is extended.

The WAITM<3:0> bits (PMMODE<5:2>) define the number of wait cycles for the PMRD/PMWR strobe in Mode 10, or for the PMENB strobe in Mode 11. When this Wait state setting is '0000', WAITB and WAITE are ignored. The number of Wait states for the data setup time (WAITB) defaults to one, while the number of Wait states for data hold time (WAITE) defaults to one during a write operation and zero during a read operation.

The WAITE<1:0> bits (PMMODE<1:0>) define the number of wait cycles for the data hold time after the PMRD/PMWR strobe in Mode 10, or after the PMENB strobe in Mode 11.

### 13.3.1.9 ADDRESS MULTIPLEXING

Address multiplexing allows some or all address line signals to be generated from the data bus during the address cycle of a read/write operation. This can be a useful option for address lines PMA<15:0> needed as general purpose I/O pins. The user application can select to multiplex the

---

**Table 13-4: Address INC/DEC Control**

<table>
<thead>
<tr>
<th>INCM&lt;1:0&gt;</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>Decrement every R/W cycle</td>
</tr>
<tr>
<td>01</td>
<td>Increment every R/W cycle</td>
</tr>
<tr>
<td>00</td>
<td>No Increment – No Decrement</td>
</tr>
</tbody>
</table>

---

Table 13-4: Address INC/DEC Control

<table>
<thead>
<tr>
<th>INCM&lt;1:0&gt;</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>Decrement every R/W cycle</td>
</tr>
<tr>
<td>01</td>
<td>Increment every R/W cycle</td>
</tr>
<tr>
<td>00</td>
<td>No Increment – No Decrement</td>
</tr>
</tbody>
</table>
lower 8 data bits, upper 8 data bits or full 16 data bits. These multiplexing modes are available in both Master mode 1 and 2. For Multiplexing mode timing diagrams, see 13.3.8 “Master Mode Timing”.

Table 13-5: Address Multiplex Configurations

<table>
<thead>
<tr>
<th>ADRMUX&lt;1:0&gt;</th>
<th>Address/Data Multiplex Modes</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>Fully multiplexed (16 data pins PMD&lt;15:0&gt;)</td>
</tr>
<tr>
<td>10</td>
<td>Fully multiplexed (lower eight data pins PMD&lt;7:0&gt;)</td>
</tr>
<tr>
<td>01</td>
<td>Partially multiplexed (lower eight data pins PMD&lt;7:0&gt;)</td>
</tr>
<tr>
<td>00</td>
<td>Demultiplexed</td>
</tr>
</tbody>
</table>

13.3.1.9.1 Demultiplexed Mode

Demultiplexed mode is selected by configuring the ADRMUX<1:0> bits (PMCON<12:11>) = 00. In this mode, address bits are presented on pins PMA<15:0>.

When PMCS2 is enabled, address pin PMA15 is not available. When PMCS1 is enabled, address pin PMA14 is not available. In 16-bit Data mode, data bits are presented on pins PMD<15:0>. In 8-bit Data mode, data bits are presented on pins PMD<7:0>.

Figure 13-3: Demultiplexed Addressing Mode

Note 1: Address pin PMA<15> is not available if PMCS2 is enabled. Address pin PMA<14> is not available if PMCS1 is enabled.

Figure 13-4: Demultiplexed Addressing Example

Note: Master mode 2: MODE<1:0> bits (PMMODE<9:8>) = 10. 16-bit data width: MODE16 bit (PMMODE<10>) = 1. Partial Multiplexed mode: ADRMUX<1:0> bits (PMCON<12:11>) = 00. Extra Addressing: EXADDR bit = 0.
13.3.1.9.2 Partially Multiplexed Mode

Partially Multiplexed mode (8-bit data pins) is available in both 8-bit and 16-bit data bus configurations and is selected by setting the ADRMUX<1:0> bits (PMCON<12:11>) = 01. In this mode, the lower eight address bits are multiplexed with the lower eight data bus pins, PMD<7:0>. The upper eight address bits are unaffected and are presented on PMA<15:8>. In this mode, address pins PMA<7:1> are available as general purpose I/O pins.

Address pin PMA15 is not available when PMCS2 is enabled; address pin PMA14 is not available when PMCS1 is enabled.

Address pin PMA<0> is used as an address latch enable strobe, PMALL, during which the lower eight bits of the address are presented on the PMD<7:0> pins. Read and write sequences are extended by at least three peripheral bus clock cycles (TPBCLK).

If WAITM<3:0> (PMMODE<5:2>) is non-zero, the PMALL strobe will be extended by WAITB<1:0> (PMMODE<7:6>) Wait states.

![Figure 13-5: Partial Multiplexed Addressing Mode](image)

![Figure 13-6: Partial Multiplexed Addressing Example](image)

Note 1: Address pin PMA<15> is not available if PMCS2 is enabled. Address pin PMA<14> is not available if PMCS1 is enabled.

Note: Master mode 2: MODE<1:0> bits (PMMODE<9:8>) = 10.
16-bit data width: MODE16 bit (PMMODE<10>) = 1.
Partial Multiplexed mode: ADRMUX<1:0> bits (PMCON<12:11>) = 01.
The 373 shown in the diagram represents a generic 74XX family 373 latch.
13.3.1.9.3 Fully Multiplexed Mode (8-bit Data Pins)

Fully Multiplexed mode (8-bit data pins) is available in both 8-bit and 16-bit data bus configurations and is selected by setting the ADRMUX<1:0> bits (PMCON<12:11>) = 10. In this mode, the entire 16 bits of the address are multiplexed with the lower eight data bus pins, PMD<7:0>. In this mode, PMA<13:2> pins are available as general purpose I/O pins.

If PMCS2/PMA15 or PMCS1/PMA14 are configured as Chip Select pins, the corresponding address bit, PMADDR<15> or PMADDR<14> is automatically forced to '0'.

Address pins PMA<0> and PMA<1> are used as an address latch enable strobes, PMALL and PMALH, respectively. During the first cycle, the lower eight address bits are presented on the PMD<7:0> pins with the PMALL strobe active. During the second cycle, the upper eight address bits are presented on the PMD<7:0> pins with the PMALH strobe active. The read and write sequences are extended by at least six peripheral bus clock cycles (TPBClk).

If WAITM<3:0> (PMMODE<5:2>) is non-zero, both PMALL and PMALH strobes will be extended by WAITB<1:0> (PMMODE<7:6>) Wait states.

Figure 13-7: Fully Multiplexed Addressing Mode (8-bit Bus)

Figure 13-8: Fully Multiplexed Address Example (8-bit Bus)

Note 1: Address bit PMADDR<15> is forced to '0' when PMCS2 is enabled.
Address bit PMADDR<14> is forced to '0' when PMCS1 is enabled.

Note: Master mode 2: MODE<1:0> bits (PMMODE<9:8>) = 10.
8-bit data width: MODE16 bit (PMMODE<10>) = 0.
Fully Multiplexed mode: ADRMUX<1:0> bits (PMCON<12:11>) = 10.
The block labeled 373 in the diagram represents a generic 74XX family 373 latch.
13.3.1.9.4 Fully Multiplexed Mode (16-bit Data Pins)

Fully Multiplexed mode (16-bit data pins) is only available in the 16-bit data bus configuration and is selected by configuring the ADRMUX<1:0> bits (PMCON<12:11>) = 11. In this mode, the entire 16 bits of the address are multiplexed with all 16 data bus pins, PMD<15:0>

If PMCS2/PMA15 or PMCS1/PMA14 are configured as Chip Select pins, the corresponding address bit, PMADDR<15> or PMADDR<14> is automatically forced to '0'.

Address pins PMA<0> and PMA<1> are used as an address latch enable strobes, PMALL and PMALH, respectively, and at the same time. While the PMALL and PMALH strobes are active, the lower eight address bits are presented on the PMD<7:0> pins and the upper eight address bits are presented on the PMD<15:8> pins. The read and write sequences are extended by at least 3 peripheral bus clock cycles (TPBCLK).

If WAITM<3:0> (PMMODE<5:2>) is non-zero, both PMALL and PMALH strobes will be extended by WAITB<1:0> (PMMODE<7:6>) Wait states.

---

**Figure 13-9: Fully Multiplexed Addressing Mode (16-bit Bus)**

![Diagram of Fully Multiplexed Addressing Mode](image-url)

**Note 1:** Address bit PMADDR<15> is forced to '0' when PMCS2 is enabled.

Address bit PMADDR<14> is forced to '0' when PMCS1 is enabled.

---

**Figure 13-10: Fully Multiplexed Addressing Example (16-bit Bus)**

![Diagram of Fully Multiplexed Addressing Example](image-url)

**Note:** Master mode 2: MODE<1:0> bits (PMMODE<9:8>) = 10.

16-bit data width: MODE16 bit (PMMODE<10>) = 1.

Fully Multiplexed mode: ADRMUX<1:0> bits (PMCON<12:11>) = 11.

The 373 shown in the diagram represents a generic 74XX family 373 latch.
13. Parallel Master Port (PMP)

13.3.2 Master Mode Configuration

The Master mode configuration is determined primarily by the interface requirements to the external device. Address multiplexing, control signal polarity, data width and Wait states typically dictate the specific configuration of the PMP.

To use the PMP as a master, the module must be enabled by setting the ON control bit (PMCON<15>) = 1, and the mode must be set to one of two possible master modes. Control bits MODE<1:0> (PMMODE<9:8>) = 10 for Master mode 2, or MODE<1:0> = 11 for Master mode 1.

The following Master mode initialization steps prepares the PMP port for communicating with an external device.

1. If interrupts are used, disable the PMP interrupt by clearing the interrupt enable bit, PMPIE (IEC1<2>) = 0.
2. Stop and reset the PMP module by clearing the ON control bit (PMCON<15>) = 0.
3. Configure the desired settings in the PMCON, PMMODE and PMAEN control registers.
   a) Set the EXADDR PMCON<16> bit if 24 bit addressing is being used.
4. If interrupts are used:
   a) Clear the interrupt flag bit, PMPIF (IFS1<2>) = 0.
   b) Configure the PMP interrupt priority bits PMPIP<2:0> (IPC7<4:2>) and the interrupt subpriority bits PMPIS (IPC7<1:0>).
   c) Enable the PMP interrupt by setting the interrupt enable bit, PMPIE = 1.
5. Enable the PMP master port by setting the ON control bit = 1.

The following list illustrates an example setup for a typical Master mode 2 operation:
2. Select 16-bit Data mode: MODE16 bit (PMMODE<10>) = 0.
3. Select partially multiplexed addressing: ADRMUX<1:0> bits (PMCON<12:11>) = 01.
4. Select auto address increment: INCM<1:0> bits (PMMODE<12:11>) = 01.
5. Enable Interrupt Request mode: IRQM<1:0> bits (PMMODE<14:13>) = 01.
7. Enable PMWR strobe: PTWREN bit (PMCON<9>) = 1.
9. Select PMRD active-low pin polarity: RDSP bit (PMCON<0>) = 0.
10. Select PMWR active-low pin polarity: WRSP bit (PMCON<1>) = 0.
11. Select PMCS2, PMCS1 active-low pin polarity: CS2P bit (PMCON<4>) = 0 and CS1P bit (PMCON<3>) = 0.
12. Select 1 wait cycle for data setup: WAITB<1:0> bits (PMMODE<7:6>) = 00.
13. Select 2 wait cycles to extend PMRD/PMWR: WAITEM<3:0> bits (PMMODE<5:2>) = 0001.
14. Select 1 wait cycle for data hold: WAITE<1:0> bits (PMMODE<1:0>) = 00.
15. Enable upper 8 PMA<15:8> address pins: PMAEN<15:8> = 1 (the lower 8 bits can be used as general purpose I/O).

See the code shown in Example 13-1.
Example 13-1: Initialization for Master Mode 2, Demultiplexed Address, 16-bit Data

/* Configuration Example: Master mode 2, 16-bit data, partially multiplexed address/data, active-lo polarities. */

IEC1CLR = 0x0004  // Disable PMP interrupt
PMCON = 0x0000;   // Stop PMP module and clear control register
PMCONSET = 0x0B80; // Configure the addressing and polarities
PMMODE = 0x2A40;  // Configure the mode
PMAEN = 0xFF00;   // Enable all address and Chip Select lines
IPC7SET = 0x001C;  // Set priority level = 7 and
IPC7SET = 0x0003;  // Set subpriority level = 3
                  // Could have also done this in single
                  // operation by assigning IPC7SET = 0x001F
IEC1SET = 0x0004;  // Enable PMP interrupts
PMCONSET = 0x8000; // Enable the PMP module
13.3.3 Read Operation

To perform a read on the parallel bus, the user application reads the PM DIN register. The effect of reading the PM DIN register retrieves the current value and causes the PMP to activate the Chip Select lines and the address bus. The read line PMRD is strobed in Master mode 2, PMRD/PMWR and PMENB lines in Master mode 1, and the new data is latched into the PM DIN register making it available the next time the PM DIN register is read.

Note that the read data obtained from the PM DIN register is actually the read value from the previous read operation. Therefore, the first user application read will be a dummy read to initiate the first bus read and fill the read register. See Figure 13-11, which illustrates this sequence. Also, the requested read value will not be ready until after the BUSY bit (PMMODE<15>) is observed low. Therefore, in a back-to-back read operation, the data read from the register will be the same for both reads. The next read of the register will yield the new value.

In 16-bit Data mode (MODE16 bit (PMMODE<10>) = 1), the read from the PM DIN register causes the data bus PMD<15:0> to be read into PM DIN<15:0> (see the following Note). In 8-bit mode, MODE16 bit (PMMODE<10>) = 0, the read from the PM DIN register causes the data bus PMD<7:0> to be read into PM DIN<7:0>. The upper 8 bits, PMD<15:8>, are ignored.

Note: Refer to the 13.3.1.2 “Dual Buffer Mode” for additional information.

Figure 13-11: Example Read Sequence Demonstrating ‘Dummy’ Read Operation

Note: In Dual Buffer mode, PMRDIN and PMADDR can be used. Refer to the “PMP” chapter in the specific device data sheet to determine which registers are available on your device.
13.3.4 Write Operation

To perform a write on the parallel port, the user application writes to the PMDIN register (same register as a read operation). This causes the PMP module to first activate the Chip Select lines and the address bus. The write data from the PMDIN register is placed onto the PMD data bus and the write line PMPWR is strobed in Master mode 2, PMRD/PMWR and PMENB lines in Master Mode 1.

In 16-bit Data mode (MODE16 bit (PMMODE<10>) = 1), the write to the PMDIN register causes PMDIN<15:0> to appear on the data bus, (PMD<15:0>). In 8-bit mode, MODE16 bit (PMMODE<10>) = 0, the write to the PMDIN register causes PMDIN<7:0> to appear on the data bus, PMD<7:0>. The upper 8 bits, PMD<15:8>, are ignored.

13.3.5 Master Mode Interrupts

In PMP master modes, the PMPIF bit is set on every read or write strobe. An interrupt request is generated when the IRQM<1:0> bits (PMMODE<14:13>) are set = 01 and PMP interrupts are enabled, PMPIE (IEC1<2>) = 1.

13.3.6 Parallel Master Port Status – The BUSY Bit

In addition to the PMP interrupt, the BUSY bit (PMMODE<15>) is provided to indicate the status of the module. This bit is only used in Master mode.

While any read or write operation is in progress, the BUSY bit is set for all but the very last peripheral bus cycle of the operation. This is helpful when Wait states are enabled or multiplexed address/data is selected. While the bit is set, any request by the user to initiate a new operation will be ignored (i.e., writing or reading the PMDIN register will not initiate a read or a write).

Since the system clock, SYSCLK, can operate faster than the peripheral bus clock in certain configurations, or if a large number of Wait states are used, it is possible for the PMP module to be in the process of completing a read or write operation when the next CPU instruction is reading or writing to the PMP module. For this reason, it is highly recommended that the BUSY bit be checked prior to any operation that accesses the PMDIN or PMADDR register. Example 13-2 shows a polling operation of the BUSY bit prior to accessing the PMP module.

In most applications, the PMP module’s Chip Select pin(s) provide the Chip Select interface and is under the timing control of the PMP module. However, some applications may require the PMP Chip Select pin(s) to not be configured as a Chip Select, but as a high order address line, such as PMA<14> or PMA<15>. In this situation, the application’s Chip Select function must be provided by an available I/O port pin under software control. In these cases, it is especially important that the user’s software poll the BUSY bit to ensure any read or write operation is complete before deasserting the software controlled Chip Select.

Note: Refer to the 13.3.1.2 “Dual Buffer Mode” for additional information.
Section 13. Parallel Master Port (PMP)

Example 13-2: Example Code: Polling the BUSY Bit Flag

```c
/* This example reads 256 16-bit words from an external device at address 0x4000 and copies
the data to a second external device at address 0x8000. The PMP port is operating in
Master mode 2. Note how the PMP’s BUSY bit is polled prior to all operations to the
PMDOUT, PMDIN or PMADDR register, except where noted. */

unsigned short DataArray<256>;
    // Provide the setup code here including large Wait
    // states, auto increment.

CopyData();
    // A call to the copy function is made.

void CopyData()
{
    // Initialize PMP address. First time, no need to poll BUSY bit
    PMADDR = 0x4000;
    while(PMMODE & 0x8000);
    PMDIN;  // Poll - if busy, wait before reading.
          // Read the PMDIN to clear previous data and latch new
          // data.

    for(i=0; i<256; i++)
    {
        while(PMMODE & 0x8000);  // Poll - if busy, wait before reading.
        DataArray<i> = PMDIN;       // Read the external device.
    }

    // Address of second external device.
    PMADDR = 0x8000;
    for(i=0; i<256; i++)
    {
        while(PMMODE & 0x8000);  // Poll - if busy, wait before writing.
        PMDIN = DataArray<i>  // Write the external device.
    }

    return();
}
```

13.3.7 Addressing Considerations

The PMCS2/PMCS2A and PMCS1/PMCS1A Chip Select pins share functionality with address
lines A15/A23 and A14/A22. It is possible to enable both as Chip Selects, or enable only
PMCS2/PMCS2A as a Chip Select; allowing PMCS1/PMCS1A to function strictly as address line
A14/A22. It is not possible to enable only PMCS1/PMCS1A.

**Note:** Setting both A15/A23 and A14/A22 = 1 when PMCS2/PMCS2A and
PMCS1/PMCS1A are enabled as Chip Selects will cause both chip selects to be
active during a read or write operation. This may enable two devices simultaneously
and should be avoided.

When configured as Chip Selects, a ‘1’ must be written into the CS bit position of the PMADDR
register in order for the chip select to become active during a read or write operation. Failing to
write a ‘1’ to the chip select bit does not prevent the address pins PMA<13:0> from being active
as the specified address appears; however, no Chip Select signal will be active.

**Note:** When using Auto-Increment Address mode, the PMCS2/PMCS2A and
PMCS1/PMCS1A bits do not participate and must be controlled by the user’s soft-
ware by writing to ‘1’ to their respective PMADDR address bits.

In fully multiplexed modes, address bits PMADDR<15:0> are multiplexed with the data bus and
in the event address bits PMA15 or PMA14 are configured as Chip Selects, the corresponding
PMADDR<15:14> address bits are automatically forced to ‘0’. Disabling one or both PMCS2 and
PMCS1 makes these bits available as address bits PMADDR<15:14>.

In any of the master mode multiplexing schemes, disabling both Chip Select pins PMCS2 and
PMCS1 requires the user to provide Chip Select line control through some other I/O pin under
software control, as shown in Figure 13-12.
Figure 13-12: PMP Chip Select Address Maps

<table>
<thead>
<tr>
<th>Address</th>
<th>PMCS2, CS1</th>
<th>PMCS2, A14</th>
<th>A15, A14, I/O-pin</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFFFF</td>
<td>Both Devices Selected</td>
<td>Device Selected</td>
<td>Device Selected</td>
</tr>
<tr>
<td></td>
<td>(INVALID)</td>
<td>PMCS2 = 1</td>
<td>I/O-pin = 1</td>
</tr>
<tr>
<td>0xC000</td>
<td>Device 2 Selected</td>
<td>1 1</td>
<td>1 1</td>
</tr>
<tr>
<td></td>
<td>PMCS2 = 1</td>
<td>1 0</td>
<td>1 0</td>
</tr>
<tr>
<td>0x8000</td>
<td>Device 1 Selected</td>
<td>0 1</td>
<td>0 1</td>
</tr>
<tr>
<td></td>
<td>PMCS1 = 1</td>
<td>0 1</td>
<td>0 1</td>
</tr>
<tr>
<td>0x4000</td>
<td>No Device Selected</td>
<td>0 0</td>
<td>0 0</td>
</tr>
<tr>
<td>0x0000</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

PMCS2 = Chip Select
CS1 = Chip Select

- 2 – Chip Selects
- 2 – 16K Address Ranges
- 1 – Chip Select
- 1 – 32K Address Range
- 1 – 64K Address Range

I/O-pin = Software-controlled CS
13.3.7.1 ADDRESSING MEMORY DEVICES LARGER THAN 64K (EXADDR = 0)

When using the PMCS2 or PMCS1 Chip Select pins, the addressable range is limited to 16K or 32K locations, depending on the Chip Select pin being used. Disabling PMCS2 and PMCS1 as Chip Selects allows these pins to function as address lines PMA15 and PMA14, increasing the range to 64K addressable locations. A dedicated I/O pin is required to function as the Chip Select and the user’s software must now control the function of this pin.

To interface to memory devices larger than 64K, use additional available I/O pins as the higher order address lines A16, A17, A18, etc., as shown in Figure 13-13.

Figure 13-13: Interface to a 16 Megabit (1M x 16-bit) SRAM Memory Device

Note: Master mode 2: MODE<1:0> bits (PMMODE<9:8>) = 10.
16-bit data width: MODE16 bit (PMMODE<10>) = 1.
Demultiplexed mode: ADRMUX<1:0> bits (PMCON<12:11>) = 00.
13.3.8 Master Mode Timing

A PMP Master mode cycle time is defined as the number of PBCLK cycles required by the PMP to perform a read or write operation and is dependent on PBCLK clock speed, PMP Address/Data Multiplexing modes, and the number of PMP wait states, if any. Refer to the specific device data sheet for setup and hold timing characteristics.

A PMP Master mode read or write cycle is initiated by accessing (reading or writing) the PMDIN register. Table 13-6 provides a summary of read and write PMP cycle times for each multiplex configuration.

The actual data rate of the PMP (the rate at which the user’s code can perform a sequence of read or write operations) will be highly dependent on several factors:

- User’s application code content
- Code optimization level
- Internal bus activity
- Other factors relating to the instruction execution speed

**Note:** During any Master mode read or write operation, the busy flag will always de-assert 1 peripheral bus clock cycle (TPBCLK), before the end of the operation, including Wait states. The user’s application must check the status of the busy flag to ensure it is equal to ‘0’ before initiating the next PMP operation.

<table>
<thead>
<tr>
<th>Address/Data Multiplex Configuration</th>
<th>ADRMUX Bit Settings</th>
<th>PMP Cycle Time (PBCLK Cycles)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Read</td>
<td>Write</td>
</tr>
<tr>
<td>Fully Multiplexed (16-bit data)</td>
<td>11</td>
<td>5</td>
</tr>
<tr>
<td>Fully Multiplexed (8-bit data)</td>
<td>10</td>
<td>8</td>
</tr>
<tr>
<td>Partial Multiplex</td>
<td>01</td>
<td>5</td>
</tr>
<tr>
<td>Demultiplexed</td>
<td>00</td>
<td>2</td>
</tr>
</tbody>
</table>

**Note 1:** Wait states are not enabled.

The following timing examples represent the common master mode configuration options. These options vary from 8-bit to 16-bit data, non-multiplexed to fully multiplexed address, as well as with and without Wait states. For illustration purposes only, all control signal polarities are shown as “active-high”.
13.3.8.1 DEMULTIPLEXED ADDRESS AND DATA TIMING

The timing diagram in Figure 13-14 illustrates the demultiplexed timing (separate address and data bus) for a read operation with no Wait states. A read operation requires 2 TPBCLK, peripheral bus clock cycles.

Figure 13-14: 8-bit, 16-bit Read Operations, ADRMUX = 00, No Wait States, EXADDR = 0

In this timing diagram with Wait states, shown in Figure 13-15, the read operation requires 6 TPBCLK, peripheral bus clock cycles.

Figure 13-15: 8-bit, 16-bit Read Operations, ADRMUX = 00, Wait States Enabled, EXADDR = 0

Legend:
- B = WAITB<1:0> = 01 (2 Wait states)
- M = WAITM<3:0> = 0010 (3 Wait states)
- E = WAITE<1:0> = 01 (1 Wait state)

Note: If WAITM<3:0> = 0000, M is forced to 1 TPBCLK, WAITB is ignored (B forced to 1 TPBCLK), and WAITE is ignored (E forced to 0 TPBCLK).
The timing diagram in Figure 13-16 illustrates demultiplexed timing (separate address and data bus) for a write operation with no Wait states. A write operation requires 3 TPBCLK, peripheral bus clock cycles.

Figure 13-16: 8-bit, 16-bit Write Operations, ADRMUX = 00, No Wait States, EXADDR = 0

In this timing diagram with Wait states, shown in Figure 13-17, the write operation requires 7 TPBCLK, peripheral bus clock cycles.

Figure 13-17: 8-bit, 16-bit Write Operations, ADRMUX = 00, Wait States Enabled, EXADDR = 0

Note 1: In 8-bit mode, PMD<15:8> are not implemented.
13.3.8.2 PARTIALLY MULTIPLEXED ADDRESS AND DATA TIMING

The timing diagram shown in Figure 13-18 illustrates partially multiplexed timing (address bits <7:0> multiplexed with data bus, PMD<7:0>) for a read operation with no Wait states. A read operation requires 5 TPBCLK, peripheral bus clock cycles.

Figure 13-18: 8-bit, 16-bit Read Operations, ADRMUX = 01, No Wait States

In this timing diagram with Wait states, shown in Figure 13-19, the read operation requires 10 TPBCLK, peripheral bus clock cycles.

Figure 13-19: 8-bit, 16-bit Read Operations, ADRMUX = 01, Wait States Enabled

Note 1: Read data obtained from the PMDIN register is actually the value from the previous read operation.
2: In 8-bit mode, PMD<15:8> are not implemented.
The timing diagram shown in Figure 13-20 illustrates partially multiplexed timing (address bits <7:0> multiplexed with data bus, PMD<7:0>) for a write operation with no Wait states. A write operation requires 6 TPBCLK, peripheral bus clock cycles.

Figure 13-20: 8-bit, 16-bit Write Operations, ADRMUX = 01, No Wait States

In this timing diagram with Wait states, shown in Figure 13-21, the write operation requires 11 TPBCLK, peripheral bus clock cycles.

Figure 13-21: 8-bit, 16-bit Write Operations, ADRMUX = 01, Wait States Enabled

Legend:
- B = WAITB<1:0> = 01 (2 Wait states)
- M = WAITM<3:0> = 0010 (3 Wait states)
- E = WAITE<1:0> = 01 (1 Wait state)

Note: If WAITM<3:0> = 0000, M is forced to 1 TPBCLK, WAITB is ignored (B forced to 1 TPBCLK), and WAITE is ignored (E forced to 1 TPBCLK).
Section 13. Parallel Master Port (PMP)

13.3.8.3 FULLY MULTIPLEXED (8-BIT BUS) ADDRESS AND DATA TIMING

The timing diagram in Figure 13-22 illustrates fully multiplexed timing (address bits \(<15:0>\) multiplexed with data bus, \(\text{PMD}<7:0>\)) for a read operation with no Wait states. A read operation requires 8 TPBCLK, peripheral bus clock cycles.

**Figure 13-22: 8-bit, 16-bit Read Operations, ADRMUX = 10, No Wait States**

In this timing diagram with Wait states, shown in Figure 13-23, the read operation requires 14 TPBCLK, peripheral bus clock cycles.

**Figure 13-23: 8-bit, 16-bit Read Operations, ADRMUX = 10, Wait States Enabled**

Legend:
- \(B = \text{WAITB}<1:0> = 01\) (2 Wait states)
- \(M = \text{WAITM}<3:0> = 0010\) (3 Wait states)
- \(E = \text{WAITE}<1:0> = 01\) (1 Wait state)

Note: If \(\text{WAITM}<3:0> = 0000\), \(M\) is forced to 1 TPBCLK, \(\text{WAITB}\) is ignored (\(B\) forced to 1 TPBCLK), and \(\text{WAITE}\) is ignored (\(E\) forced to 0 TPBCLK).
The timing diagram shown in Figure 13-24 illustrates fully multiplexed timing (address bits \(<15:0>\) multiplexed with data bus, \(\text{PMD}<7:0>\)) for a write operation with no Wait states. A write operation requires 9 \(\text{TPBCLK}\), peripheral bus clock cycles.

**Figure 13-24: 8-bit, 16-bit Write Operations, ADRMUX = 10, No Wait States**

In this timing diagram with Wait states, shown in Figure 13-25, the write operation requires 15 \(\text{TPBCLK}\), peripheral bus clock cycles.

**Figure 13-25: 8-bit, 16-bit Write Operations, ADRMUX = 10, Wait States Enabled**

---

**Note**: During a write operation, there is one \(\text{TPBCLK}\) hold cycle following the \(\text{PMWR}\) signal.

1. In 8-bit mode, \(\text{PMD}<15:8>\) are not implemented.
2. \(\text{PMADDR}\) address bit A15 and A14 are forced to ‘0’, if \(\text{PMCS2}\) and/or \(\text{PMCS1}\) are enabled as Chip Selects.
Section 13. Parallel Master Port (PMP)

13.3.8.4 FULLY MULTIPLEXED (16-BIT BUS) ADDRESS AND DATA TIMING

The timing diagram shown in Figure 13-26 illustrates fully multiplexed timing (address bits <15:0> multiplexed with data bus, PMD<15:0>) for a read operation with no Wait states. A read operation requires 5 TPBCLK, peripheral bus clock cycles.

Figure 13-26: 16-bit Read Operation, ADRMUX = 11, No Wait States

![Timing Diagram 1](image1.png)

In this timing diagram with Wait states, shown in Figure 13-27, the read operation requires 10 TPBCLK, peripheral bus clock cycles.

Figure 13-27: 16-bit Read Operation, ADRMUX = 11, Wait States Enabled

![Timing Diagram 2](image2.png)

**Legend:**
- \( B = \text{WAITB}<1:0> = 01 \) (2 Wait states)
- \( M = \text{WAITM}<3:0> = 0010 \) (3 Wait states)
- \( E = \text{WAITE}<1:0> = 01 \) (1 Wait state)

**Note:** If \( \text{WAITM}<3:0> = 0000 \), \( M \) is forced to 1 TPBCLK, WAITB is ignored (B forced to 1 TPBCLK), and WAITE is ignored (E forced to 0 TPBCLK).

**Note 1:** Read data obtained from the PMDIN register is actually the value from the previous read operation.

**Note 2:** PMADDR address bit A15 and A14 are forced to '0' if PMCS2 and/or PMCS1 are enabled as Chip Selects.
The timing diagram shown in Figure 13-28 illustrates fully multiplexed timing (address bits <15:0> multiplexed with data bus, PMD<15:0>) for a write operation with no Wait states. A read operation requires 6 TPbCLK, peripheral bus clock cycles.

Figure 13-28: 16-bit Write Operation, ADRMUX = 11, No Wait States

In this timing diagram with Wait states, shown in Figure 13-29, the write operation requires 11 TPbCLK, peripheral bus clock cycles.

Figure 13-29: 16-bit Write Operation, ADRMUX = 11, Wait States Enabled

Note 1: During a write operation, there is one TPb hold cycle following the PMWR signal.
2: PMADDR address bit A15 and A14 are forced to ‘0’ if PMCS2 and/or PMCS1 are enabled as Chip Selects.
### 13.4 Slave Modes of Operation

The PMP module provides 8-bit (byte) legacy Parallel Slave Port (PSP) functionality as well as new buffered and addressable slave modes.

#### Table 13-7: Slave Mode Selection

<table>
<thead>
<tr>
<th>Slave Mode</th>
<th>PMMODE&lt;9:8&gt; bits (MODE&lt;1:0&gt;)</th>
<th>PMMODE&lt;12:11&gt; bits (INCM&lt;1:0&gt;)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Addressable</td>
<td>01</td>
<td>x = don’t care</td>
</tr>
<tr>
<td>Legacy</td>
<td>00</td>
<td>x = don’t care</td>
</tr>
<tr>
<td>Buffered</td>
<td>00</td>
<td>11</td>
</tr>
</tbody>
</table>

All slave modes support 8-bit data only and the module control pins are automatically dedicated when any of these modes are selected. The user application only needs to configure the polarity of the PMCS1, PMRD and PMWR signals.

#### Table 13-8: Slave Mode Pin Polarity Configuration

<table>
<thead>
<tr>
<th>CONTROL PIN</th>
<th>PMCON Control Bit</th>
<th>Active-High Select</th>
<th>Active-Low Select</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMRD</td>
<td>RDSP</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>PMWR</td>
<td>WRSF</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>PMCS1</td>
<td>CS1P</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

#### 13.4.1 Legacy Slave Port Mode

In 8-bit PMP Legacy Slave mode, the module is configured as a PSP using control bits MODE<1:0> (PMMODE<9:8>) = 00. In this mode, an external device such as another microcontroller or microprocessor can asynchronously read and write data using the 8-bit data bus PMD<7:0>, the read PMRD, write PMWR and Chip Select PMCS1 inputs.

#### Figure 13-30: Parallel Master/Slave Connection Example

#### 13.4.1.1 Initialization Steps

The following Slave mode initialization steps properly prepares the PMP port for communicating with an external device.

1. Clear the ON control bit (PMCON<15> = 0) to disable the PMP module.
2. Select Legacy mode with the MODE<1:0> bits (PMMODE<9:8>) = 00.
3. Select the polarity of the Chip Select pin, CS1P (PMCON<3>).
4. Select the polarity of the control pins, WRSP (PMCON<1>) and RDSP (PMCON<0>).
5. If interrupts are used:
   a) Clear the interrupt flag bit, PMPIF (IFS1<2>) = 0.
   b) Configure the PMP interrupt priority bits, PMPIP<2:0> (IPC7<4:2>) and the interrupt subpriority bits PMPIS (IPC7<1:0>).
   c) Enable the PMP interrupt by setting the interrupt enable bit, PMPIE (IEC1<2>) = 1.
6. Set the ON control bit to '1' to enable the PMP module.
Example 13-3: Legacy Parallel Slave Port Initialization (Example Code)

```c
/* Example configuration for Legacy Slave mode */
IEC1CLR = 0x0004; // Disable PMP interrupt in case it is already enabled
PMCON = 0x0008; // Stop and Configure PMCON register for Legacy mode
PMMODE = 0x0000; // Configure PMMODE register
IPC7SET = 0x001C; // Set priority level = 7 and
IPC7SET = 0x0003; // Set subpriority level = 3
// Could have also done this in single
// operation by assigning IPC7SET = 0x001F
IFS1CLR = 0x0004; // Clear the PMP interrupt status flag
IEC1SET = 0x0004; // Enable PMP interrupts
PMCONSET = 0x8000; // Enable PMP module
```

13.4.1.2 WRITE TO SLAVE PORT

When Chip Select is active and a write strobe occurs, the data on the bus pins PMD<7:0> is captured into the lower 8 bits of the PDMIN register, PDMIN<7:0>. The PMPIF (interrupt flag bit) is set during the write strobe. The IB0F bit will remain set until the PDMIN register is read by the user application. If a write operation occurs while the IB0F = 1, the write data will be ignored and an overflow condition will be generated, IB0V = 1. See the timing diagrams in 13.4.4 “Slave Mode Read and Write Timing Diagrams”.

13.4.1.3 READ FROM SLAVE PORT

When Chip Select is active and a read strobe occurs, the data from the lower 8 bits of the PDMOUT register (PDMOUT<7:0>) is presented onto data bus pins PMD<7:0> and read by the master device. The PMPIF (interrupt flag bit) is set during the read strobe. The OB0E bit will remain set until the PDMOUT register is written to by the user application. If a read operation occurs while the OB0E = 1, the read data will be the same as the previous read data and an underflow condition will be generated, OBUF = 1. See the timing diagrams in 13.4.4 “Slave Mode Read and Write Timing Diagrams”.

13.4.1.4 LEGACY MODE INTERRUPT OPERATION

In PMP Legacy Slave mode, the PMPIF bit is set every read or write strobe. If using interrupts, the user’s application vectors to an Interrupt Service Routine (ISR) where the IBF and OBE status bits can be examined to determine if the buffer is full or empty. If not using interrupts, the user’s application should wait for PMPIF to be set before polling the IBF and OBE Status bits to determine if the buffer is full or empty.

**Note:** On persistent interrupt implementations of the PMP, the interrupt is generated on the falling edge of the WR signal with the WR signal configured to active-high polarity. On non-persistent interrupt implementations of the PMP, the interrupt is generated on the rising edge of the WR signal with the WR signal configured to active-high polarity. Firmware should poll the IBF or IBnF bit to ensure the data is valid before attempting to read the data from the PMP module.

13.4.2 Buffered Parallel Slave Port Mode

The 8-bit Buffered Parallel Slave Port mode is functionally identical to the Legacy Parallel Slave Port mode with one exception: the implementation of 4-level read and write buffers. Buffered Slave mode is enabled by setting the MODE<1:0> bits (PMMODE<9:8>) = 00, and the INCM<1:0> bits (PMMODE<12:11>) = 11.

When the buffered mode is active, the module uses the PDMIN register as write buffers and the PDMOUT register as read buffers. Each register is divided into four 8-bit buffer registers, four read buffers in PDMOUT and four write buffers in PDMIN. Buffers are numbered 0 through 3, starting with the lower byte <7:0> and progressing upward through the high byte <31:24>.
Section 13. Parallel Master Port (PMP)

13.4.2.1 INITIALIZATION STEPS

The following Buffered Slave mode initialization properly prepares the PMP port for communicating with an external device.

1. Clear the ON control bit (PMCON<15> = 0) to disable the PMP module.
2. Select the Legacy mode with MODE<1:0> bits (PMMODE<9:8>) = 00.
3. Select Buffer mode with INCM<1:0> bits (PMMODE<12:11>) = 11.
4. Select the polarity of the Chip Select CS1P (PMCON<3>).
5. Select the polarity of the control pins WRSP (PMCON<1>) and RDSP (PMCON<0>).
6. If interrupts are used:
   a) Clear interrupt flag bit PMPIF (IFS1<2>).
   b) Configure interrupt priority and subpriority levels in IPC7.
   c) Set interrupt enable bit PMPIE (IEC1<2>).
7. Set the ON control bit to '1' to enable the PMP module.

Example 13-4: Buffered Parallel Slave Port Initialization (Example Code)

```c
/* Example configuration for Buffered Slave mode */

IEC1CLR = 0x0004 // Disable PMP interrupt in case it is already enabled
PMCON = 0x0000   // Stop and configure PMCON register for Buffered mode
PMMODE = 0x1800  // Configure PMMODE register
IPC7SET = 0x001C; // Set priority level = 7 and
IPC7SET = 0x0003; // Set subpriority level = 3
                  // Could have also done this in single operation by
                  // by assigning IPC7SET = 0x001F
IFS1CLR = 0x0004; // Clear the PMP interrupt status flag
IEC1SET = 0x0004; // Enable PMP interrupts
PMCONSET = 0x8000; // Enable the PMP module
```

13.4.2.2 READ FROM SLAVE PORT

For read operations, the bytes will be sent out sequentially, starting with Buffer 0, PMDOUT<7:0>, and ending with Buffer 3, PMDOUT<31:24>, for every read strobe. The module maintains an internal pointer to keep track of which buffer is to be read.

Each of the buffers has a corresponding read Status bit, OBnE, in the PMSTAT register. This bit is cleared when a buffer contains data that has not been written to the bus, and is set when data is written to the bus. If the current buffer location being read from is empty, a buffer underflow is generated, and the Buffer Overflow flag bit OBUF is set. If all four OBnE Status bits are set, the Output Buffer Empty flag OBE will also be set. See the timing diagrams in 13.4.4 “Slave Mode Read and Write Timing Diagrams”. 

---

© 2007-2015 Microchip Technology Inc.

DS60001128H-page 13-43
13.4.2.3 WRITE TO SLAVE PORT

For write operations, the data is be stored sequentially, starting with Buffer 0, PMDIN<7:0> and ending with Buffer 3, PMDIN<31:24>. As with read operations, the module maintains an internal pointer to the buffer that is to be written next.

The input buffers have their own write Status bits, IBnF. The bit is set when the buffer contains unread incoming data, and cleared when the data has been read. The flag bit is set on the write strobe. If a write occurs on a buffer when its associated IBnF bit is set, the Buffer Overflow flag IBOV is set; any incoming data in the buffer will be lost. If all four IBnF flags are set, the Input Buffer Full flag IBF is set. See the timing diagrams in 13.4.4 “Slave Mode Read and Write Timing Diagrams”.

13.4.2.4 BUFFERED MODE INTERRUPT OPERATION

In Buffered Slave mode, the module can be configured to generate an interrupt on every read or write strobe, IRQM<1:0> bits (PMMODE<14:13>) = 01. It can be configured to generate an interrupt every fourth read or write strobe. When interrupting every fourth byte for input data, all input buffer registers should be read to clear the IBnF flags. If these flags are not cleared then there is a risk of hitting an overflow condition.

If using interrupts, the user’s application vectors to an Interrupt Service Routine (ISR) where the IBF and OBE status bits can be examined to determine if the buffer is full or empty. If not using interrupts, the user application should wait for PMPIF to be set before polling the IBF and OBE status bits to determine if the buffer is full or empty.

13.4.3 Addressable Buffered Parallel Slave Port Mode

In the 8-bit Addressable Buffered Parallel Slave Port mode, the module is configured with two extra inputs, PMA<1:0>. This makes the 4-byte buffer space directly addressable as fixed pairs of read and write buffers. As with Buffered Legacy mode, data is output from register PMDOUT and is input to register PMDIN. Table 13-9 shows the address resolution for the incoming address to the input and output registers.

<table>
<thead>
<tr>
<th>PMA&lt;1:0&gt;</th>
<th>Output Register (Buffer)</th>
<th>Input Register (Buffer)</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>PMDOUT&lt;31:24&gt; (3)</td>
<td>PMDIN&lt;31:24&gt; (3)</td>
</tr>
<tr>
<td>10</td>
<td>PMDOUT&lt;23:16&gt; (2)</td>
<td>PMDIN&lt;23:16&gt; (2)</td>
</tr>
<tr>
<td>01</td>
<td>PMDOUT&lt;15:8&gt; (1)</td>
<td>PMDIN&lt;15:8&gt; (1)</td>
</tr>
<tr>
<td>00</td>
<td>PMDOUT&lt;7:0&gt; (0)</td>
<td>PMDIN&lt;7:0&gt; (0)</td>
</tr>
</tbody>
</table>

Figure 13-32: Parallel Master/Slave Connection Addressed Buffer Example
13.4.3.1 INITIALIZATION STEPS

The following Addressable Buffered Slave mode initialization steps properly prepares the PMP port for communicating with an external device.

1. Clear the ON control bit (PMCON<15> = 0) to disable the PMP module.
2. Select the Legacy mode with MODE<1:0> bits (PMMODE<9:8> = 00).
3. Select the polarity of the Chip Select CS1P (PMCON<3>).
4. Select the polarity of the control pins WRSP (PMCON<1>) and RDSP (PMCON<0>).
5. If interrupts are used:
   a) Clear interrupt flag bit PMPIF (IFS1<2>).
   b) Configure interrupt priority and subpriority levels in IPC7.
   c) Set interrupt enable bit PMPIE (IEC1<2>).
6. Set the ON control bit to ‘1’ to enable the PMP module.

Example 13-5: Addressable Parallel Slave Port Initialization (Example Code)

/* Example configuration for Addressable Slave mode */
IEC1CLR = 0x0004 // Disable PMP interrupt in case it is already enabled
PMCON = 0x0000 // Stop and configure PMCON register for Address mode
PMMODE = 0x0900 // Configure PMMODE register
IPC7SET = 0x001C; // Set priority level = 7 and
IPC7SET = 0x0003; // Set subpriority level = 3
// Could have also done this in single operation
// by assigning IPC7SET = 0x001F
IFS1CLR = 0x0004; // Clear the PMP interrupt status flag
IEC1SET = 0x0004; // Enable PMP interrupts
PMCONSET = 0x8000; // Enable the PMP module

13.4.3.2 READ FROM SLAVE PORT

When Chip Select is active and a read strobe occurs, the data from one of the four output 8-bit buffers is presented onto PMD<7:0>. The byte selected to be read depends on the 2-bit address placed on PMA<1:0>. Table 13-9 shows the corresponding output registers and their associated address. When an output buffer is read, the corresponding OBnE bit is set. The OBE flag bit is set when all the buffers are empty. If any buffer is already empty, OBnE = 1, the next read to that buffer will generate an OBUF event. See the timing diagrams in 13.4.4 “Slave Mode Read and Write Timing Diagrams”.

13.4.3.3 WRITE TO SLAVE PORT

When Chip Select is active and a write strobe occurs (PMCS = 1 and PMWR = 1), the data from PMD<7:0> is captured into one of the four input buffer bytes. The byte selected to be written depends on the 2-bit address placed on ADDR<1:0>. Table 13-9 shows the corresponding input registers and their associated address.

When an input buffer is written, the corresponding IBnF bit is set. The IBF flag bit is set when all the buffers are written. If any buffer is already written, IBnF = 1, the next write strobe to that buffer will generate an IBOV event, and the byte will be discarded. See the timing diagrams in 13.4.4 “Slave Mode Read and Write Timing Diagrams”.

13.4.3.4 ADDRESSABLE BUFFERED MODE INTERRUPT OPERATION

In Addressable Slave mode, the module can be configured to generate an interrupt on every read or write strobe, IRQM<1:0> bits (PMMODE<14:13>) = 01. It can also be configured to generate an interrupt on any read from Read Buffer 3 or write to Write Buffer 3, IRQM<1:0> = 10; in other words, an interrupt will occur whenever a read or write occurs when PMA<1:0> is ‘11’.

If using interrupts, the user application vectors to an Interrupt Service Routine (ISR) where the IBF and OBE Status bits can be examined to determine if the buffer is full or empty. If not using interrupts, the user application should wait for PMPIF to be set before polling the IBF and OBE Status bits to determine if the buffer is full or empty.
13.4.4 Slave Mode Read and Write Timing Diagrams

In all of the slave modes, an external master device is connected to the parallel slave port and is controlling the read and write operations. When an external read or write operation is performed by the external master device, the PMPIF bit (IFS1<2>) will be set on the active edge of PMRD or PMWR pin.

- For any external write operation, the user’s application must poll the IBOV or IB0F buffer Status bit to ensure adequate time for the write operation to be completed before accessing the PMDIN register.
- For any external read operation, the user’s application must poll the OBUF or OB0E buffer Status bit to ensure adequate time for the read operation to be completed before accessing the PMDOUT register.

Figure 13-33: Parallel Slave Port Write Operation

![Parallel Slave Port Write Operation](image)

Note: Control signal polarity are configurable and are shown active-high in this example.

Figure 13-34: Parallel Slave Port Write Operation – Buffer Full, Overflow Condition

![Parallel Slave Port Write Operation – Buffer Full, Overflow Condition](image)

Note: Control signal polarity are configurable and are shown active-high in this example.
Section 13. Parallel Master Port (PMP)

Figure 13-35: Parallel Slave Port Read Operation

<table>
<thead>
<tr>
<th>PMCS1</th>
<th>PMWR</th>
<th>PMRD</th>
<th>PMD&lt;7:0&gt;</th>
<th>PMDOUT</th>
<th>OBUF</th>
<th>OBOE</th>
<th>PMPIF</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Data to Master</td>
<td>Data</td>
<td>Same Data</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

2-3 TPBCLK Cycles

- Buffer Empty, Ready to Write New Data
- User Writes New Data to PMDIN

Note: Control signal polarity are configurable and are shown active-high in this example.

Figure 13-36: Parallel Slave Port Read Operation – Buffer Empty, Underflow Condition

<table>
<thead>
<tr>
<th>PMCS1</th>
<th>PMWR</th>
<th>PMRD</th>
<th>PMD&lt;7:0&gt;</th>
<th>PMDOUT</th>
<th>OBUF</th>
<th>OBOE</th>
<th>PMPIF</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Old Data to Master</td>
<td>Old Data</td>
<td>New Data</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

2-3 TPBCLK Cycles

- Buffer Underflow Condition
- User Clears OBUF
- User Writes PMDIN

Note: Control signal polarity are configurable and are shown active-high in this example.
13.5 INTERRUPTS

The Parallel Master Port module can generate an interrupt, depending on the selected operating mode.

- **PMP (Master) mode:**
  - Interrupt on every completed read or write operation.

- **PSP (Legacy Slave) mode:**
  - Interrupt on every read and write byte

- **PSP (Buffered Slave) mode:**
  - Interrupt on every read and write byte
  - Interrupt on read or write byte of Buffer 3 (PMDOUT<31:24>)

- **EPSP (Enhanced Addressable Slave) mode:**
  - Interrupt on every read and write byte
  - Interrupt on read or write byte of Buffer 3 (PMDOUT<31:24>), PMA<1:0> = 11.

The PMPIF bit must be cleared in software. The PMP module is enabled as a source of interrupt through the PMP Interrupt Enable bit, PMPIE. The Interrupt Priority bits (PMPIP<2:0>) and Interrupt Subpriority bits (PMPIS<1:0>) must also be configured. For more details, refer to Section 8. "Interrupts" (DS60001108).

13.5.1 Interrupt Configuration

The PMP module has a dedicated interrupt flag bit, PMPIF, and a corresponding interrupt enable/mask bit, PMPIE. These bits are used to determine the source of an interrupt and to enable or disable an individual interrupt source.

The PMPIE bit is used to define the behavior of the Vector Interrupt Controller or Interrupt Controller when the PMPIF bit is set. When the PMPIE bit is clear, the Interrupt Controller module does not generate a CPU interrupt for the event. If the PMPIE bit is set, the Interrupt Controller module will generate an interrupt to the CPU when the PMPIF bit is set (subject to the priority and subpriority as outlined below).

It is the responsibility of the user’s software routine that services a particular interrupt to clear the appropriate Interrupt Flag bit before the service routine is complete.

The priority of PMP module can be set with the PMPIP<2:0> bits. This priority defines the priority group to which the interrupt source will be assigned. The priority groups range from a value of 7, the highest priority, to a value of 0, which does not generate an interrupt. An interrupt being serviced will be preempted by an interrupt in a higher priority group.

The subpriority bits allow setting the priority of a interrupt source within a priority group. The values of the subpriority, PMPIS<1:0>, range from 3, the highest priority, to 0 the lowest priority.

An interrupt with the same priority group but having a higher subpriority value will preempt a lower subpriority interrupt that is in progress.

The priority group and subpriority bits allow more than one interrupt source to share the same priority and subpriority. If simultaneous interrupts occur in this configuration, the natural order of the interrupt sources within a priority/subgroup pair determine the interrupt generated. The natural priority is based on the vector numbers of the interrupt sources. The lower the vector number the higher the natural priority of the interrupt. Any interrupts that were overridden by natural order will then generate their respective interrupts based on priority, subpriority and natural order after the interrupt flag for the current interrupt is cleared.

After an enabled interrupt is generated, the CPU will jump to the vector assigned to that interrupt. The vector number for the interrupt is the same as the natural order number. The CPU will then begin executing code at the vector address. The user’s code at this vector address should perform any application specific operations and clear the PMPIF interrupt flag, and then exit. For more information on interrupts and the vector addresses, refer to Section 8. “Interrupts” (DS60001108).
Section 13. Parallel Master Port (PMP)

Example 13-6: PMP Module Interrupt Initialization Code Example

/* This code example illustrates a PMP interrupt configuration. When the PMP interrupt is generated, the CPU will branch to the vector assigned to PMP interrupt. */

// Configure PMP for desired mode of operation
...

// Configure the PMP interrupts
IPC7SET = 0x0014; // Set priority level = 5
IPC7SET = 0x0003; // Set subpriority level = 3
// Could have also done this in single operation by assigning IPC7SET = 0x0017

IFS1CLR = 0x0004; // Clear the PMP interrupt status flag
IEC1SET = 0x0004; // Enable PMP interrupts
PMCONSET = 0x8000; // Enable the PMP module

Example 13-7: PMP ISR Code Example

/* This code example demonstrates a simple Interrupt Service Routine for PMP interrupts. The user’s code at this vector should perform any application specific operations and must clear the PMP interrupt status flag before exiting. */

void __ISR(_PMP_VECTOR, ipl5) PMP_HANDLER(void)
{
    ... perform application specific operations in response to the interrupt

    IFS1CLR = 0x0004; // Be sure to clear the PMP interrupt status flag before exiting the service routine.
}

Note: The PMP ISR code example shows MPLAB® C32 C compiler-specific syntax. Refer to your compiler manual regarding support for ISRs.
13.6  OPERATION IN POWER-SAVING AND DEBUG MODES

13.6.1  PMP Operation in Sleep Mode
When the device enters Sleep mode, the system clock is disabled. The consequences of Sleep mode depend on which mode the module is configured in at the time that Sleep mode is invoked.

13.6.1.1  PMP OPERATION – SLEEP IN MASTER MODE
If the device enters Sleep mode while the module is operating in Master mode, PMP operation is suspended in its current state until clock execution resumes. As this may cause unexpected control pin timings, users should avoid invoking Sleep mode when continuous use of the module is needed.

13.6.1.2  PMP OPERATION – SLEEP IN SLAVE MODE
While the module is inactive, but enabled for any Slave mode operation, any read or write operations occurring at that time will be able to complete without the use of the microcontroller clock. Once the operation is completed, the module will issue an interrupt according to the setting of the IRQM bits.
If the PMPIE bit is set, and its priority is greater than current CPU priority, the device will wake from Sleep or Idle mode and execute the PMP interrupt service routine.
If the assigned priority level of the PMP interrupt is less than or equal to the current CPU priority level, the CPU will not be awakened and the device will enter the Idle mode.

13.6.2  PMP Operation in Idle Mode
When the device enters Idle mode, the system clock sources remain functional. The SIDL bit (PMCON<13>) selects whether the module will stop or continue functioning on Idle mode. If SIDL = 0, the module will continue operation in Idle mode.
If SIDL = 1, the module will stop communications when the microcontroller enters Idle mode, in the same manner as it does in Sleep mode. The current transaction in Slave modes will complete and issue an interrupt, while the current transaction in Master mode will be suspended until normal clocking resumes. As with Sleep mode, Idle mode should be avoided when using the module in Master mode if continuous use of the module is required.

13.7  EFFECTS OF VARIOUS RESETS

13.7.1  Device Reset
All PMP module registers are forced to their reset states on a device Reset.

13.7.2  Power-on Reset (POR)
All PMP module registers are forced to their Reset states on a POR.

13.7.3  Watchdog Reset
All PMP module registers are forced to their reset states on a Watchdog reset.
Section 13. Parallel Master Port (PMP)

13.8 PARALLEL MASTER PORT APPLICATIONS

This section illustrates typical interfaces between the PMP module and external devices for each of the module’s multiplexing modes. Additionally, there are some potential applications shown for the PMP module.

**Note:** The PMD<15:0> data pins are available on PIC32 devices with 100 or more pins. For all other devices, only pins PMD<7:0> are available. Refer to the specific PIC32 device data sheet for details.

13.8.1 Demultiplexed Memory or Peripheral

Figure 13-37 illustrates the connections to an 8-bit memory or addressable peripheral in Demultiplexed mode. This mode does not require any external latches.

**Figure 13-37:** Demultiplexed Addressing, 8-bit Data (Up to 15-bit Address)

![Diagram of Demultiplexed Addressing, 8-bit Data](image)

**Note:** Master mode 2: MODE<1:0> bits (PMMODE<9:8>) = 10. 8-bit data width: MODE16 bit (PMMODE<10>) = 0. Demultiplexed mode: ADRMUX<1:0> bits (PMCON<12:11>) = 00.

Figure 13-38 illustrates the connections to a 16-bit memory or addressable peripheral in Demultiplexed mode. This mode does not require any external latches.

**Figure 13-38:** Demultiplexed Addressing, 16-bit Data (Up to 15-bit Address)

![Diagram of Demultiplexed Addressing, 16-bit Data](image)

**Note:** Master mode 2: MODE<1:0> bits (PMMODE<9:8>) = 10. 16-bit data width: MODE16 bit (PMMODE<10>) = 1. Demultiplexed mode: ADRMUX<1:0> bits (PMCON<12:11>) = 00.
13.8.2 Partial Multiplexed Memory or Peripheral

Figure 13-39 illustrates the connections to an 8-bit memory or other addressable peripheral in Partial Multiplex mode. In this mode, an external latch is required. Consequently, from the microcontroller perspective, this mode achieves some pin savings over the Demultiplexed mode, however, at the price of performance. The lower 8 bits of the address are multiplexed with the PMD<7:0> data bus and require one extra peripheral bus clock cycle.

Figure 13-39: Partial Multiplexed Addressing, 8-bit Data (Up to 15-bit Address)

If the peripheral has internal latches as shown in Figure 13-40, no extra circuitry is required except for the peripheral itself.

Figure 13-40: Partial Multiplexed Addressing, 8-bit Data

Note: Master mode 2: MODE<1:0> bits (PMMODE<9:8>) = 10.
8-bit data width: MODE16 bit (PMMODE<10>) = 0.
Partial Multiplexed mode: ADRMUX<1:0> bits (PMCON<12:11>) = 01.
The block labeled 373 in the diagram represents a generic 74XX family 373 latch.
Section 13. Parallel Master Port (PMP)

Figure 13-41 illustrates the connections to a 16-bit memory or other addressable peripheral in Partial Multiplexed mode. In this mode, an external latch is required. Consequently, from the microcontroller perspective, this mode achieves some pin savings over the Demultiplexed mode, however, at the price of performance. The lower 8 bits of address are multiplexed with the PMD<7:0> data bus and require one extra peripheral bus clock cycle.

Figure 13-41: Partial Multiplexed Addressing, 16-bit Data (Up to 15-bit Address)

13.8.3 Full Multiplexed Memory or Peripheral

Figure 13-42 illustrates the connections to a memory or other addressable peripheral in full 8-bit Multiplexed mode, ADRMUX<1:0> bits (PMCON<12:11>) = 10. Consequently, from the microcontroller perspective, this mode achieves the best pin saving over the Demultiplexed mode or Partially Multiplexed mode, however, at the price of performance. The lower 8 address bits are multiplexed with the PMD<7:0> data bus followed by the upper 6 or 7 address bits (if CS2, CS1 or both are enabled) and therefore require two extra peripheral bus clock cycles.

Figure 13-42: Fully Multiplexed Addressing, 8-bit Data (Up to 15-bit Address)
Figure 13-43 illustrates the connections to a 16-bit memory or other addressable peripheral in full 16-bit Multiplex mode, ADRMUX<1:0> bits (PMCON<12:11>) = 10. Consequently, from the microcontroller perspective, this mode achieves the best pin saving over the Demultiplexed mode or Partially Multiplexed mode, however, at the price of performance. The lower 8 address bits are multiplexed with the PMD<7:0> data bus followed by the upper 6 or 7 address bits (if CS2, CS1 or both are enabled) and therefore require two extra peripheral bus clock cycles.

Figure 13-43: Fully Multiplexed Addressing, 16-bit Data (Up to 15-bit Address)

---

Figure 13-44 illustrates the connections to a 16-bit memory or other addressable peripheral in full 16-bit Multiplex mode, ADRMUX<1:0> bits (PMCON<12:11>) = 11. Consequently, from the microcontroller perspective, this mode achieves the best pin saving over the Demultiplexed mode or Partially Multiplexed mode, however, at the price of performance. Compared to the previous Full Multiplex mode, ADRMUX = 10, this mode multiplexes 14 or 15 address bits (if CS2, CS1 or both are enabled) simultaneously with the PMD<15:0> bus and therefore requires only one extra peripheral bus clock cycle.

Figure 13-44: Fully Multiplexed Addressing, 16-bit Data (Up to 15-bit Address), Example 2

---

Note: Master mode 2: MODE<1:0> bits (PMMODE<9:8>) = 10.
16-bit data width: MODE16 bit (PMMODE<10>) = 1.
Fully Multiplexed mode: ADRMUX<1:0> bits (PMCON<12:11>) = 10.
The blocks labeled 373 in the diagram represent a generic 74XX family 373 latch.
13.8.4 8-bit LCD Controller Example

The PMP module can be configured to connect to a typical LCD controller interface as shown in Figure 13-45. In this case, the PMP module is configured for Master mode 1, MODE<1:0> = 11 (PMMODE<9:8>), and uses active-high control signals as common LCD displays require active-high control.

Figure 13-45: Demultiplexed Addressing, 8-bit Data, LCD Controller

Note: Master mode 1: MODE<1:0> bits (PMMODE<9:8>) = 11.
8-bit data width: MODE16 bit (PMMODE<10>) = 0.
Demultiplexed mode: ADRMUX<1:0> bits (PMCON<12:11>) = 00.
13.9 PARALLEL SLAVE PORT APPLICATION

Figure 13-46 illustrates the connections to a master peripheral in 8-bit Data mode as a slave, MODE<1:0> bits (PMMODE<9:8>) = 00. The microcontroller’s PMP is controlled by a Chip Select (PMCS1).

Figure 13-46: Legacy Mode Slave Port

13.10 DIRECT MEMORY ACCESS SUPPORT

Direct Memory Access (DMA) reads from and writes to the PMDIN register when the PMP module is configured for Master mode. The following steps are to be performed for using DMA.

1. Set the CHSIIRQ<7:0> bits (DCHxECON<15:8>) to the PMP IRQ number.
2. Configure the PMP module for the required mode (Master or Legacy Slave).
3. Set the IRQM<1:0> bits (PMMODE<14:13>) = 01 to generate the PMP interrupts on every byte.
### 13.11 I/O PIN CONTROL

#### 13.11.1 I/O Pin Resources

When enabling the PMP module for Master mode operations, the PMAEN register must be configured (set to ‘1’) for the corresponding bits of the PMA<15:0> I/O pins to be controlled by the PMP module. The I/O pins not configured for use by the PMP module remain as general purpose I/O pins.

#### Table 13-10: Required I/O Pin Resources for Master Modes

<table>
<thead>
<tr>
<th>I/O Pin Name</th>
<th>Legacy</th>
<th>Buffered</th>
<th>Enhanced</th>
<th>Functional Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMPCS2A/PMA23</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>PMP Chip Select 2A/Address A23</td>
</tr>
<tr>
<td>PMPCS1A/PMA22</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>PMP Chip Select 1A/Address A22</td>
</tr>
<tr>
<td>PMA&lt;21:16&gt;</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>PMP Address A21…A16</td>
</tr>
<tr>
<td>PMPCS2/PMA15</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>PMP Chip Select 2/Address A15</td>
</tr>
<tr>
<td>PMPCS1/PMA14</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>PMP Chip Select 1/Address A14</td>
</tr>
<tr>
<td>PMA&lt;13:2&gt;</td>
<td>Yes(2)</td>
<td>Yes(3)</td>
<td>No(1)</td>
<td>PMP Address A13…A2</td>
</tr>
<tr>
<td>PMA1/PALH</td>
<td>No(1)</td>
<td>No(1)</td>
<td>Yes(4)</td>
<td>PMP Address A1/Address Latch High</td>
</tr>
<tr>
<td>PMA0/PALL</td>
<td>No(1)</td>
<td>Yes(3)</td>
<td>Yes(4)</td>
<td>PMP Address A0/Address Latch Low</td>
</tr>
<tr>
<td>PMRD/PMWR</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>PMP Read/Write Control</td>
</tr>
<tr>
<td>PMWR/PMENB</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>PMP Write/Enable Control</td>
</tr>
<tr>
<td>PMD&lt;15:0&gt;(6)</td>
<td>Yes(5)</td>
<td>Yes(5)</td>
<td>Yes(5)</td>
<td>PMP Bidirectional Data Bus D15…D0</td>
</tr>
</tbody>
</table>

**Note:**

1: “No” indicates the pin is not required and is available as a general purpose I/O pin when the corresponding PMAEN bit is cleared (= 0).

2: Depending on the application, not all PMA<15:0> or CS2, CS1 may be required.

3: When Partial Multiplex mode is selected (ADDRMUX<1:0> = 01), the lower 8 address lines are multiplexed with PMD<7:0>, PMA<0> becomes (ALL) and PMA<7:1> are available as general purpose I/O pins.

4: When Full Multiplex mode is selected (ADDRMUX<1:0> = 10 or 11), all 16 address lines are multiplexed with PMD<15:0>, PMA<0> becomes (ALL), PMA<1> becomes (ALH) and PMA<13:2> are available as general purpose I/O pins.

5: If MODE16 = 0, only PMD<7:0> are required. PMD<15:8> are available as general purpose I/O pins.

6: Data pins PMD<15:0> are available on PIC32 devices with 100 or more pins. For all other device variants, only pins PMD<7:0> are available. Refer to the specific PIC32 device data sheet for details.
When enabling any of the PMP module for Slave mode operations, the PMPCS1, PMRD, PMWR control pins and PMD<7:0> data pins are automatically enabled and configured. The user is, however, responsible for selecting the appropriate polarity for these control lines.

**Table 13-11: Required I/O Pin Resources for Slave Modes**

<table>
<thead>
<tr>
<th>I/O Pin Name</th>
<th>Legacy</th>
<th>Buffered</th>
<th>Enhanced</th>
<th>Functional Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMPCS1/PMA14</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Chip Select</td>
</tr>
<tr>
<td>PMA1/PALH</td>
<td>No(1)</td>
<td>No(1)</td>
<td>Yes</td>
<td>Address A1</td>
</tr>
<tr>
<td>PMA0/PALL</td>
<td>No(1)</td>
<td>No(1)</td>
<td>Yes</td>
<td>Address A0</td>
</tr>
<tr>
<td>PMRD/PMWR</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Read Control</td>
</tr>
<tr>
<td>PMWR/PMENB</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Write Control</td>
</tr>
<tr>
<td>PMD&lt;15:0&gt;</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>Yes(2)</td>
<td>Bidirectional Data Bus D7...D0</td>
</tr>
</tbody>
</table>

**Note 1:** “No” indicates the pin is not required and is available as a general purpose I/O pin when the corresponding PMAEN bit is cleared (= 0).

**Note 2:** Slave modes use only PMD<7:0> pins. PMD<15:8> are available as general purpose I/O pins. Control bit MODE16 (PMMODE<10>) is ignored.
### 13.11.2 I/O Pin Configuration

Table 13-12 provides a summary of the settings required to enable the I/O pin resources used with this module. The PMAEN register controls the functionality of pins PMA<23:0>. Setting any PMAEN bit = 1 configures the corresponding PMA pin as an address line. The bits that are set to ‘0’ remain as general purpose I/O pins.

**Table 13-12: I/O Pin Configuration**

<table>
<thead>
<tr>
<th>I/O Pin Name</th>
<th>Required(1)</th>
<th>Bit Field</th>
<th>TRIS</th>
<th>Pin Type</th>
<th>Buffer Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMPCS2A/PMA23</td>
<td>Yes</td>
<td>CSF&lt;1:0&gt;, CS2A, PTEN23</td>
<td>—</td>
<td>O</td>
<td>CMOS</td>
<td>PMP Chip Select 2A/Address A23</td>
</tr>
<tr>
<td>PMPCS1A/PMA22</td>
<td>Yes</td>
<td>CSF&lt;1:0&gt;, CS1A, PTEN22</td>
<td>—</td>
<td>O</td>
<td>CMOS</td>
<td>PMP Chip Select 1A/Address A22</td>
</tr>
<tr>
<td>PMA&lt;21:16&gt;</td>
<td>Yes</td>
<td>PTEN&lt;21:16&gt;</td>
<td>—</td>
<td>O</td>
<td>CMOS</td>
<td>PMP Address A21...A16</td>
</tr>
<tr>
<td>PMPCS2/PMA15</td>
<td>Yes</td>
<td>CSF&lt;1:0&gt;, CS2, PTEN15</td>
<td>—</td>
<td>O</td>
<td>CMOS</td>
<td>PMP Chip Select 2/Address A15</td>
</tr>
<tr>
<td>PMPCS1/PMA14</td>
<td>Yes</td>
<td>CSF&lt;1:0&gt;, CS1, PTEN14</td>
<td>—</td>
<td>O</td>
<td>CMOS</td>
<td>PMP Chip Select 1/Address A14</td>
</tr>
<tr>
<td>PMA&lt;13:2&gt;</td>
<td>Yes</td>
<td>PTEN&lt;13:2&gt;</td>
<td>—</td>
<td>O</td>
<td>CMOS</td>
<td>PMP Address A13...A2</td>
</tr>
<tr>
<td>PMA1/PALH</td>
<td>Yes</td>
<td>PTEN&lt;1&gt;</td>
<td>—</td>
<td><a href="2">1</a>, O</td>
<td>CMOS</td>
<td>PMP Address A1/Address Latch High</td>
</tr>
<tr>
<td>PMA0/PALL</td>
<td>Yes</td>
<td>PTEN&lt;0&gt;</td>
<td>—</td>
<td><a href="2">1</a>, O</td>
<td>CMOS</td>
<td>PMP Address A0/Address Latch Low</td>
</tr>
<tr>
<td>PMRD/PMWR</td>
<td>Yes</td>
<td>PTRDEN</td>
<td>—</td>
<td>O</td>
<td>CMOS</td>
<td>PMP Read/Write Control</td>
</tr>
<tr>
<td>PMWR/PMENB</td>
<td>Yes</td>
<td>PTWREN</td>
<td>—</td>
<td>O</td>
<td>CMOS</td>
<td>PMP Write/Enable Control</td>
</tr>
<tr>
<td>PMD&lt;15:0&gt;</td>
<td>Yes</td>
<td>MODE16, ADRMUX&lt;1:0&gt;</td>
<td>—</td>
<td><a href="2">1</a>, O</td>
<td>CMOS</td>
<td>PMP Bidirectional Data Bus D15...D0</td>
</tr>
</tbody>
</table>

**Legend:**
- CMOS = CMOS-compatible input or output with CMOS levels
- ST = Schmitt Trigger input
- I = Input
- O = Output

**Note 1:** Depending on the PMP mode and the user’s application, these pins may not be required. If not enabled, these pins can be used for general purpose I/O.

**Note 2:** Input buffers can be Schmitt Trigger or TTL.
### 13.12 RELATED APPLICATION NOTES

This section lists application notes that are related to this section of the manual. These application notes may not be written specifically for the PIC32 device family, but the concepts are pertinent and could be used with modification and possible limitations. The current application notes related to the Parallel Master Port (PMP) module are:

<table>
<thead>
<tr>
<th>Title</th>
<th>Application Note #</th>
</tr>
</thead>
<tbody>
<tr>
<td>No related application notes at this time.</td>
<td>N/A</td>
</tr>
</tbody>
</table>

**Note:** Please visit the Microchip web site ([www.microchip.com](http://www.microchip.com)) for additional Application Notes and code examples for the PIC32 family of devices.
13.13 REVISION HISTORY

Revision A (August 2007)
This is the initial released version of the document.

Revision B (October 2007)
Updated document to remove Confidential status.

Revision C (April 2008)
Revised status to Preliminary; Revised U-0 to r-x; Revised Section 13.3.1.6 and Section 13.3.8; Revised Register 13-5; Revised Figures 13-11, 13-37, 13-40, 13-41, 13-42, 13-43, 13-46; Revised Timing Diagram text for Figures 13-16, 13-18, 13-19.

Revision D (June 2008)
Revised Register 13-1, add note to FRZ; Revised Figures 13-4, 13-6, 13-8, 13-10, 13-36, 13-37, 13-38, 13-45; Revised Table 13-6; Revised Examples 13-6 and 13-7; Change Reserved bits from “Maintain as” to “Write”; Added Note to ON bit (PMCON Register).

Revision E (October 2009)
This revision includes the following updates:
• Minor updates to text and formatting have been implemented throughout the document
• Added the following item to the key feature list: Schmitt Trigger or TTL input buffers (see 13.1 “Introduction”)
• Interrupts Register Summary (Table 13-1):
  - Removed all references to the Clear, Set and Invert registers
  - Added the Address Offset column
  - Added Notes 1, 2 and 3, which describe the Clear, Set and Invert registers
• Added Notes 1, 2 and 3, which describe the Clear, Set and Invert registers to the following registers:
  - PMCON: Parallel Port Control Register (see Register 13-1)
  - PMMODE: Parallel Port Mode Register (see Register 13-2)
  - PMADDR: Parallel Port Address Register (see Register 13-3)
  - PMDOUT: Parallel Port Data Output Register (see Register 13-4)
  - PMDIN: Parallel Port Data Input Register (see Register 13-5)
  - PMAEN: Parallel Port Pin Enable Register (see Register 13-6)
  - PMSTAT: Parallel Port Status Register (Slave modes only) (see Register 13-7)
• Removed all references to Interrupt registers (IEC1, IFS1 and IPC7)
• Added a shaded note to 13.4.1.4 “Legacy Mode Interrupt Operation”
• Updated the 2-3 TPBCLK cycles duration in Figure 13-33, Figure 13-34, Figure 13-35 and Figure 13-36
• Added Note 2 to the I/O Pin Configuration table (Table 13-12)

Revision F (May 2011)
This revision includes the following updates:
• Changed all occurrences of PIC32MX to PIC32
• Updated the note in section 13.4.1.4 “Legacy Mode Interrupt Operation”
• Added a new section 13.10 “Direct Memory Access Support”
• Removed the Notes referencing the CLR, SET, and INV registers from all register tables
• Changed all occurrences of r-x to U-0 in all register tables
• Updated Figure 13-33 and Figure 13-34
• Removed the Module Control column from Table 13-12
Revision F (May 2011) (Continued)

• Removed the note from section 13.6.2 “PMP Operation in Idle Mode”
• Removed Table 13-10 and Table 13-11
• Minor changes to the text and formatting have been incorporated throughout the document

Revision G (April 2012)

This revision includes the following updates:
• Updated Example 13-3
• Added 13.3.7.1 “Addressing Memory Devices Larger Than 64K”
• Updated the second sentence of 13.4.1.2 “Write to Slave Port” (the reference to the input buffer full flag was removed)
• Updated the second sentence of 13.4.2.2 “Read from Slave Port” (the reference to the output buffer empty flag was removed)
• Removed the note box and updated step 2 in 13.10 “Direct Memory Access Support”
• Updated the PMRD/PMWR signal for 16-bit Write Operation (ADRMUX = 11, No Wait States and Wait States Enabled) (see Figure 13-28 and Figure 13-29)
• Removed 13.12 “Design Tips”
• Minor changes to the text and formatting have been incorporated throughout the document

Revision H (July 2015)

This revision includes the following updates:
• Updated the Special Function Register map (see Table 13-1)
• Updated Register 13-3: “PMADDR: Parallel Port Address Register”
• Added the following registers:
  - Register 13-8: “PMWADDR: Parallel Port Write Address Register”
  - Register 13-9: “PMBRADDR: Parallel Port Read Address Register”
  - Register 13-10: “PMRDIN: Parallel Port Read Input Data Register”
• Added 13.3.1.2 “Dual Buffer Mode”
• Minor changes to the text and formatting have been incorporated throughout the document
Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.”

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer’s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC32 logo, RightTouch, SpyNIC, SST, SST logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MIWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.


Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company’s quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip’s quality system for the design and manufacture of development systems is ISO 9001:2000 certified.
## Worldwide Sales and Service

### AMERICAS
- **Corporate Office**
  - 2355 West Chandler Blvd.,
  - Chandler, AZ 85224-6199
  - Tel: 480-792-7200
  - Fax: 480-792-7277
- **Technical Support**
  - http://www.microchip.com/support
- **Web Address**
  - www.microchip.com

- **Atlanta**
  - Duluth, GA
  - Tel: 678-957-9614
  - Fax: 678-957-1455
- **Austin**
  - Tel: 512-257-3370
- **Boston**
  - Tel: 617-257-3370
  - Fax: 617-257-3371
- **Chicago**
  - Itasca, IL
  - Tel: 630-285-0071
  - Fax: 630-285-0075
- **Cleveland**
  - Independence, OH
  - Tel: 216-447-0464
  - Fax: 216-447-0043
- **Dallas**
  - Addison, TX
  - Tel: 972-818-7423
  - Fax: 972-818-2924
- **Detroit**
  - Novi, MI
  - Tel: 248-848-4000
- **Houston, TX**
  - Tel: 281-894-5983
- **Indianapolis**
  - Noblesville, IN
  - Tel: 317-773-8323
  - Fax: 317-773-5453
- **Los Angeles**
  - Mission Viejo, CA
  - Tel: 949-462-9523
  - Fax: 949-462-9608
- **New York, NY**
  - Tel: 631-435-6000
- **San Jose, CA**
  - Tel: 408-735-9110
- **Canada - Toronto**
  - Tel: 905-673-0699
  - Fax: 905-673-6509

### ASIA/PACIFIC
- **Asia Pacific Office**
  - Suites 3707-14, 37th Floor
  - Tower 6, The Gateway
  - Harbour City, Kowloon
  - Hong Kong
  - Tel: 852-2943-5100
  - Fax: 852-2401-3431
- **Australia - Sydney**
  - Tel: 61-2-9868-6733
  - Fax: 61-2-9868-6755
- **China**
  - Beijing
  - Tel: 86-10-8569-7000
  - Fax: 86-10-8528-2104
  - Chengdu
  - Tel: 86-28-8665-5511
  - Fax: 86-28-8665-7889
  - Dongguan
  - Tel: 86-769-8702-9880
  - Hangzhou
  - Tel: 86-571-8792-8115
  - Hong Kong SAR
  - Tel: 852-2943-5100
  - Nanjing
  - Tel: 86-25-8473-2460
  - Qinjiing
  - Tel: 86-26-8473-2470
  - Shangai
  - Tel: 86-21-5407-5533
  - Xinjiang
  - Tel: 86-9993-3234-2829
  - Shenzhen
  - Tel: 86-755-8964-2200
  - Wuhan
  - Tel: 86-27-5980-3900
  - Xian
  - Tel: 86-993-8833-7252
  - Fax: 86-993-8833-7256

### ASIA/PACIFIC
- **China - Xiamen**
  - Tel: 86-592-2388138
  - Fax: 86-592-2388130
- **China - Zuhai**
  - Tel: 86-756-3210040
  - Fax: 86-756-3210049
- **India - Bangalore**
  - Tel: 91-80-3090-4444
  - Fax: 91-80-3090-4123
- **India - New Delhi**
  - Tel: 91-11-4160-8631
  - Fax: 91-11-4160-8632
- **India - Pune**
  - Tel: 91-20-3019-1500
- **Japan - Osaka**
  - Tel: 81-6-6152-7160
  - Fax: 81-6-6152-9310
- **Japan - Tokyo**
  - Tel: 81-3-6880-3770
  - Fax: 81-3-6880-3771
- **Korea - Daegu**
  - Tel: 82-53-744-4301
  - Fax: 82-53-744-4302
- **Korea - Seoul**
  - Tel: 82-2-554-7200
  - Fax: 82-2-558-5932 or 82-2-558-5934
- **Malaysia - Kuala Lumpur**
  - Tel: 60-3-6201-9857
  - Fax: 60-3-6201-9859
- **Malaysia - Penang**
  - Tel: 60-4-227-7950
  - Fax: 60-4-227-4068
- **Philippines - Manila**
  - Tel: 63-2-634-9065
  - Fax: 63-2-634-9069
- **Singapore**
  - Tel: 65-6334-8870
  - Fax: 65-6334-8850
- **Taiwan - Hsin Chu**
  - Tel: 886-3-5778-366
  - Fax: 886-3-5770-955
- **Taiwan - Kaohsiung**
  - Tel: 886-7-213-7828
- **Taiwan - Taipei**
  - Tel: 886-2-2508-8600
  - Fax: 886-2-2508-0102
- **Thailand - Bangkok**
  - Tel: 66-2-694-1351
  - Fax: 66-2-694-1350

### EUROPE
- **Austria - Wels**
  - Tel: 43-7242-2244-39
  - Fax: 43-7242-2244-393
- **Denmark - Copenhagen**
  - Tel: 45-4450-2828
  - Fax: 45-4485-2829
- **France - Paris**
  - Tel: 33-1-69-53-63-20
  - Fax: 33-1-69-30-90-79
- **Germany - Dusseldorf**
  - Tel: 49-2129-3786400
- **Germany - Munich**
  - Tel: 49-89-627-144-0
  - Fax: 49-89-627-144-44
- **Germany - Pforzheim**
  - Tel: 49-7231-424750
- **Italy - Milan**
  - Tel: 39-0331-742611
  - Fax: 39-0331-466781
- **Italy - Venice**
  - Tel: 39-049-7625286
- **Netherlands - Drunen**
  - Tel: 31-416-690399
  - Fax: 31-416-690340
- **Poland - Warsaw**
  - Tel: 48-22-3325737
- **Spain - Madrid**
  - Tel: 34-91-708-08-90
  - Fax: 34-91-708-08-91
- **Sweden - Stockholm**
  - Tel: 46-8-5090-4654
- **UK - Wokingham**
  - Tel: 44-118-921-5800
  - Fax: 44-118-921-5820

---

01/27/15