Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer’s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC32 logo, rPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2010, Microchip Technology Incorporated; Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-60932-355-4

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip’s quality system for the design and manufacture of development systems is ISO 9001:2000 certified.
High-Performance RISC CPU:
- Only 33 Single-Word Instructions
- All Single-Cycle Instructions except for Program Branches which are Two-Cycle
- Two-Level Deep Hardware Stack
- Direct, Indirect and Relative Addressing modes for Data and Instructions
- Operating Speed:
  - DC – 20 MHz crystal oscillator
  - DC – 200 ns instruction cycle
- On-chip Flash Program Memory:
  - 1024 x 12
- General Purpose Registers (SRAM):
  - 67 x 8
- Flash Data Memory:
  - 64 x 8

Special Microcontroller Features:
- 8 MHz Precision Internal Oscillator:
  - Factory calibrated to ±1%
- In-Circuit Serial Programming™ (ICSP™)
- In-Circuit Debugging (ICD) Support
- Power-On Reset (POR)
- Device Reset Timer (DRT)
- Watchdog Timer (WDT) with Dedicated On-Chip RC Oscillator for Reliable Operation
- Programmable Code Protection
- Multiplexed MCLR Input Pin
- Internal Weak Pull-ups on I/O Pins
- Power-Saving Sleep mode
- Wake-Up from Sleep on Pin Change
- Selectable Oscillator Options:
  - INTRC: 4 MHz or 8 MHz precision Internal RC oscillator
  - EXTRC: External low-cost RC oscillator
  - XT: Standard crystal/resonator
  - HS: High-speed crystal/resonator
  - LF: Power-saving, low-frequency crystal
  - EC: High-speed external clock input

Low-Power Features/CMOS Technology:
- Standby current:
  - 100 nA @ 2.0V, typical
- Operating current:
  - 11 µA @ 32 kHz, 2.0V, typical
  - 175 µA @ 4 MHz, 2.0V, typical
- Watchdog Timer current:
  - 1 µA @ 2.0V, typical
  - 7 µA @ 5.0V, typical
- High Endurance Program and Flash Data Memory cells:
  - 100,000 write Program Memory endurance
  - 1,000,000 write Flash Data Memory endurance
  - Program and Flash Data retention: >40 years
- Fully Static Design
- Wide Operating Voltage Range: 2.0V to 5.5V:
  - Wide temperature range
  - Industrial: -40°C to +85°C
  - Extended: -40°C to +125°C

Peripheral Features:
- 12 I/O Pins:
  - 11 I/O pins with individual direction control
  - 1 input-only pin
  - High current sink/source for direct LED drive
  - Wake-up on change
  - Weak pull-ups
- 8-bit Real-time Clock/Counter (TMR0) with 8-bit Programmable Prescaler
- Two Analog Comparators:
  - Comparator inputs and output accessible externally
  - One comparator with 0.6V fixed on-chip absolute voltage reference (VREF)
  - One comparator with programmable on-chip voltage reference (VREF)
- Analog-to-Digital (A/D) Converter:
  - 8-bit resolution
  - 3-channel external programmable inputs
  - 1-channel internal input to internal absolute 0.6 voltage reference

<table>
<thead>
<tr>
<th>Device</th>
<th>Program Memory</th>
<th>Data Memory</th>
<th>I/O</th>
<th>Comparators</th>
<th>Timers 8-bit</th>
<th>8-bit A/D Channels</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16F526</td>
<td>1024</td>
<td>67</td>
<td>64</td>
<td>12</td>
<td>2</td>
<td>1</td>
</tr>
</tbody>
</table>

© 2010 Microchip Technology Inc.
FIGURE 1-1: 14-PIN PDIP, SOIC, TSSOP DIAGRAM

FIGURE 1-2: 16-PIN QFN DIAGRAM
Table of Contents

1.0 General Description ............................................................................................................................................. 7
2.0 PIC16F526 Device Varieties ................................................................................................................................. 9
3.0 Architectural Overview .......................................................................................................................................... 11
4.0 Memory Organization ............................................................................................................................................ 15
5.0 Flash Data Memory Control ................................................................................................................................. 23
6.0 I/O Port ................................................................................................................................................................. 27
7.0 Timer0 Module and TMR0 Register ....................................................................................................................... 37
8.0 Special Features of the CPU ................................................................................................................................. 43
9.0 Analog-to-Digital (A/D) Converter ....................................................................................................................... 59
10.0 Comparator(s) .................................................................................................................................................... 63
11.0 Comparator Voltage Reference Module ............................................................................................................... 69
12.0 Instruction Set Summary ..................................................................................................................................... 71
13.0 Development Support ......................................................................................................................................... 79
14.0 Electrical Characteristics .................................................................................................................................. 83
15.0 DC and AC Characteristics Graphs and Charts ................................................................................................. 97
16.0 Packaging Information ......................................................................................................................................... 107
The Microchip Web Site ........................................................................................................................................... 115
Customer Change Notification Service .................................................................................................................. 115
Customer Support .................................................................................................................................................. 115
Reader Response ...................................................................................................................................................... 116
Index ......................................................................................................................................................................... 117
Product Identification System ................................................................................................................................. 119

TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@mail.microchip.com or fax the Reader Response Form in the back of this data sheet to (480) 792-4150. We welcome your feedback.

Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of documentation to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

• Microchip’s Worldwide Web site; http://www.microchip.com
• Your local Microchip sales office (see last page)
• The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

Customer Notification System

Register on our website at www.microchip.com/cn to receive the most current information on all of our products.
1.0 GENERAL DESCRIPTION

The PIC16F526 device from Microchip Technology is low-cost, high-performance, 8-bit, fully-static, Flash-based CMOS microcontrollers. It employs a RISC architecture with only 33 single-word/single-cycle instructions. All instructions are single cycle (200 μs) except for program branches, which take two cycles. The PIC16F526 device delivers performance an order of magnitude higher than their competitors in the same price category. The 12-bit wide instructions are highly symmetrical, resulting in a typical 2:1 code compression over other 8-bit microcontrollers in its class. The easy-to-use and easy to remember instruction set reduces development time significantly.

The PIC16F526 product is equipped with special features that reduce system cost and power requirements. The Power-on Reset (POR) and Device Reset Timer (DRT) eliminate the need for external Reset circuitry. There are four oscillator configurations to choose from, including INTRC Internal Oscillator mode and the power-saving LP (Low-Power) Oscillator mode. Power-Saving Sleep mode, Watchdog Timer and code protection features improve system cost, power and reliability.

The PIC16F526 device is available in the cost-effective Flash programmable version, which is suitable for production in any volume. The customer can take full advantage of Microchip’s price leadership in Flash programmable microcontrollers, while benefiting from the Flash programmable flexibility.

The PIC16F526 product is supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a ‘C’ compiler, a low-cost development programmer and a full featured programmer. All the tools are supported on IBM® PC and compatible machines.

1.1 Applications

The PIC16F526 device fits in applications ranging from personal care appliances and security systems to low-power remote transmitters/receivers. The Flash technology makes customizing application programs (transmitter codes, appliance settings, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages, for through hole or surface mounting, make these microcontrollers perfect for applications with space limitations. Low cost, low power, high performance, ease of use and I/O flexibility make the PIC16F526 device very versatile even in areas where no microcontroller use has been considered before (e.g., timer functions, logic and PLDs in larger systems and coprocessor applications).

<table>
<thead>
<tr>
<th>TABLE 1-1: FEATURES AND MEMORY OF PIC16F526</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Clock</strong></td>
</tr>
<tr>
<td>Memory</td>
</tr>
<tr>
<td><strong>Flash Program Memory</strong></td>
</tr>
<tr>
<td><strong>SRAM Data Memory (bytes)</strong></td>
</tr>
<tr>
<td><strong>Flash Data Memory (bytes)</strong></td>
</tr>
<tr>
<td><strong>Peripherals</strong></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td><strong>Features</strong></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
</tbody>
</table>

The PIC16F526 device has Power-on Reset, selectable Watchdog Timer, selectable code-protect, high I/O current capability and precision internal oscillator.

The PIC16F526 device uses serial programming with data pin RB0 and clock pin RB1.
2.0 PIC16F526 DEVICE VARIETIES

A variety of packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the PIC16F526 Product Identification System at the back of this data sheet to specify the correct part number.

2.1 Quick Turn Programming (QTP) Devices

Microchip offers a QTP programming service for factory production orders. This service is made available for users who choose not to program medium-to-high quantity units and whose code patterns have stabilized. The devices are identical to the Flash devices but with all Flash locations and fuse options already programmed by the factory. Certain code and prototype verification procedures do apply before production shipments are available. Please contact your local Microchip Technology sales office for more details.

2.2 Serialized Quick Turn Programming\textsuperscript{SM} (SQTP\textsuperscript{SM}) Devices

Microchip offers a unique programming service, where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number, which can serve as an entry code, password or ID number.
3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16F526 device can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16F526 device uses a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architectures where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12 bits wide, making it possible to have all single-word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle (200 ns @ 20 MHz, 1 μs @ 4 MHz) except for program branches.

Table 3-1 below lists memory supported by the PIC16F526 device.

<table>
<thead>
<tr>
<th>Device</th>
<th>Program Memory</th>
<th>Data Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Flash (words)</td>
<td>SRAM (bytes)</td>
</tr>
<tr>
<td>PIC16F526</td>
<td>1024</td>
<td>67</td>
</tr>
</tbody>
</table>

The PIC16F526 device can directly or indirectly address its register files and data memory. All Special Function Registers (SFR), including the PC, are mapped in the data memory. The PIC16F526 device has a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation, on any register, using any Addressing mode. This symmetrical nature and lack of “special optimal situations” make programming with the PIC16F526 device simple, yet efficient. In addition, the learning curve is reduced significantly.

The PIC16F526 device contains an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8 bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two’s complement in nature. In two-operand instructions, one operand is typically the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC) and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

A simplified block diagram is shown in Figure 3-2, with the corresponding device pins described in Table 3-2.
FIGURE 3-1: PIC16F526 BLOCK DIAGRAM
TABLE 3-2: PIC16F526 PINOUT DESCRIPTION

<table>
<thead>
<tr>
<th>Name</th>
<th>Function</th>
<th>Input Type</th>
<th>Output Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RB0/C1IN+/AN0/</td>
<td>RB0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.</td>
</tr>
<tr>
<td>ICSPDAT</td>
<td></td>
<td></td>
<td></td>
<td>C1IN+ Comparator 1 input.</td>
</tr>
<tr>
<td>AN0</td>
<td></td>
<td></td>
<td></td>
<td>Comparator 1 input.</td>
</tr>
<tr>
<td>ICSPDAT</td>
<td></td>
<td>ST</td>
<td>CMOS</td>
<td>ICSP™ mode Schmitt Trigger.</td>
</tr>
<tr>
<td>RB1/C1IN-/AN1/</td>
<td>RB1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.</td>
</tr>
<tr>
<td>ICSPCLK</td>
<td></td>
<td></td>
<td></td>
<td>C1IN- Comparator 1 input.</td>
</tr>
<tr>
<td>AN1</td>
<td></td>
<td></td>
<td></td>
<td>Comparator 1 input.</td>
</tr>
<tr>
<td>ICSPCLK</td>
<td></td>
<td>ST</td>
<td>CMOS</td>
<td>ICSP mode Schmitt Trigger.</td>
</tr>
<tr>
<td>RB2/C1OUT/AN2</td>
<td>RB2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin.</td>
</tr>
<tr>
<td>C1OUT</td>
<td></td>
<td></td>
<td></td>
<td>Comparator 1 output.</td>
</tr>
<tr>
<td>AN2</td>
<td></td>
<td></td>
<td></td>
<td>ADC channel input.</td>
</tr>
<tr>
<td>RB3/MCLR/VPP</td>
<td>RB3</td>
<td>TTL</td>
<td>—</td>
<td>Input pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.</td>
</tr>
<tr>
<td>MCLR</td>
<td></td>
<td>ST</td>
<td>—</td>
<td>Master Clear (Reset). When configured as MCLR, this pin is an active-low Reset to the device. Voltage on MCLR/VPP must not exceed VDD during normal device operation or the device will enter Programming mode. Weak pull-up always on if configured as MCLR.</td>
</tr>
<tr>
<td>VPP</td>
<td></td>
<td>HV</td>
<td>—</td>
<td>Programming voltage input.</td>
</tr>
<tr>
<td>RB4/OSC2/CLKOUT</td>
<td>RB4</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.</td>
</tr>
<tr>
<td>OSC2</td>
<td></td>
<td></td>
<td>XTAL</td>
<td>Oscillator crystal output. Connections to crystal or resonator in Crystal Oscillator mode (XT, HS and LP modes only, PORTB in other modes).</td>
</tr>
<tr>
<td>CLKOUT</td>
<td></td>
<td>—</td>
<td>CMOS</td>
<td>EXTRC/INTRC CLKOUT pin (Fosc/4).</td>
</tr>
<tr>
<td>RB5/OSC1/CLKIN</td>
<td>RB5</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin.</td>
</tr>
<tr>
<td>OSC1</td>
<td></td>
<td>XTAL</td>
<td>—</td>
<td>Oscillator crystal input.</td>
</tr>
<tr>
<td>CLKIN</td>
<td></td>
<td>ST</td>
<td>—</td>
<td>External clock source input.</td>
</tr>
<tr>
<td>RC0/C2IN+</td>
<td>RC0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O port.</td>
</tr>
<tr>
<td>C2IN+</td>
<td></td>
<td>AN</td>
<td>—</td>
<td>Comparator 2 input.</td>
</tr>
<tr>
<td>RC1/C2IN-</td>
<td>RC1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O port.</td>
</tr>
<tr>
<td>C2IN-</td>
<td></td>
<td>AN</td>
<td>—</td>
<td>Comparator 2 input.</td>
</tr>
<tr>
<td>RC2/CVREF</td>
<td>RC2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O port.</td>
</tr>
<tr>
<td>CVREF</td>
<td></td>
<td>—</td>
<td>AN</td>
<td>Programmable Voltage Reference output.</td>
</tr>
<tr>
<td>RC3</td>
<td>RC3</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O port.</td>
</tr>
<tr>
<td>RC4/C2OUT</td>
<td>RC4</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O port.</td>
</tr>
<tr>
<td>C2OUT</td>
<td></td>
<td>—</td>
<td>CMOS</td>
<td>Comparator 2 output.</td>
</tr>
<tr>
<td>RC5/T0CKI</td>
<td>RC5</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O port.</td>
</tr>
<tr>
<td>T0CKI</td>
<td></td>
<td>ST</td>
<td>—</td>
<td>Timer0 Schmitt Trigger input pin.</td>
</tr>
<tr>
<td>VDD</td>
<td>VDD</td>
<td>—</td>
<td>P</td>
<td>Positive supply for logic and I/O pins.</td>
</tr>
<tr>
<td>Vss</td>
<td>Vss</td>
<td>—</td>
<td>P</td>
<td>Ground reference for logic and I/O pins.</td>
</tr>
</tbody>
</table>

**Legend:**  
I = Input, O = Output, I/O = Input/Output, P = Power, — = Not used, TTL = TTL input,  
ST = Schmitt Trigger input, HV = High Voltage
3.1 Clocking Scheme/Instruction Cycle

The clock input (OSC1/CLKIN pin) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the PC is incremented every Q1 and the instruction is fetched from program memory and latched into the instruction register in Q4. It is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-2 and Example 3-1.

3.2 Instruction Flow/Pipelining

An instruction cycle consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute take another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the PC to change (e.g., GOTO), then two cycles are required to complete the instruction (Example 3-1).

A fetch cycle begins with the PC incrementing in Q1. In the execution cycle, the fetched instruction is latched into the Instruction Register (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).

---

**FIGURE 3-2: CLOCK/INSTRUCTION CYCLE**

---

**EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW**

1. MOVLW 03H | Fetch 1 | Execute 1
2. MOVWF PORTB | Fetch 2 | Execute 2
3. CALL SUB_1 | Fetch 3 | Execute 3
4. BSF PORTB, BIT1 | Fetch 4 | **Flush**
                  | Fetch SUB_1 | Execute SUB_1

All instructions are single cycle, except for any program branches. These take two cycles, since the fetch instruction is “flushed” from the pipeline, while the new instruction is being fetched and then executed.
4.0 MEMORY ORGANIZATION

The PIC16F526 memories are organized into program memory and data memory (SRAM). The self-writable portion of the program memory called Flash data memory is located at addresses 400h-43Fh. All Program mode commands that work on the normal Flash memory work on the Flash data memory. This includes bulk erase, row/column/cycling toggles, Load and Read data commands (Refer to Section 5.0 “Flash Data Memory Control” for more details). For devices with more than 512 bytes of program memory, a paging scheme is used. Program memory pages are accessed using one STATUS register bit. For the PIC16F526, with data memory register files of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Select Register (FSR).

4.1 Program Memory Organization for the PIC16F526

The PIC16F526 device has an 11-bit Program Counter (PC) capable of addressing a 2K x 12 program memory space. Program memory is partitioned into user memory, data memory and configuration memory spaces.

The user memory space is the on-chip user program memory. As shown in Figure 4-1, it extends from 0x000 to 0x3FF and partitions into pages, including Reset vector at address 0x3FF.

The data memory space is the Flash data memory block and is located at addresses PC = 400h-43Fh. All Program mode commands that work on the normal Flash memory work on the Flash data memory block. This includes bulk erase, Load and Read data commands.

The configuration memory space extends from 0x440 to 0x7FF. Locations from 0x440 through 0x44F are reserved. The user ID locations extend from 0x444 through 0x447. The Backup OSCCAL locations extend from 0x444 through 0x447. The Configuration Word is physically located at 0x7FF.

Refer to “PIC16F526 Memory Programming Specification” (DS41317) for more details.
4.2 Data Memory (SRAM and FSRs)

Data memory is composed of registers or bytes of SRAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers (SFR) and General Purpose Registers (GPR).

The Special Function Registers are registers used by the CPU and peripheral functions for controlling desired operations of the PIC16F526. See Figure 4-1 for details.

The PIC16F526 register file is composed of 16 Special Function Registers and 67 General Purpose Registers.

4.2.1 GENERAL PURPOSE REGISTER FILE

The General Purpose Register file is accessed, either directly or indirectly, through the File Select Register (FSR). See Section 4.8 “Indirect Data Addressing: INDF and FSR Registers”.

4.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers (SFRs) are registers used by the CPU and peripheral functions to control the operation of the device (Table 4-1).

The Special Function Registers can be classified into two sets. The Special Function Registers associated with the “core” functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature.

**FIGURE 4-2: REGISTER FILE MAP**

<table>
<thead>
<tr>
<th>FSR&lt;6:5&gt;</th>
<th>00h</th>
<th>01h</th>
<th>10h</th>
<th>11h</th>
</tr>
</thead>
<tbody>
<tr>
<td>File Address</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>00h</td>
<td>INDF</td>
<td>INDF</td>
<td>INDF</td>
<td>INDF</td>
</tr>
<tr>
<td>01h</td>
<td>TMR0</td>
<td>EECON</td>
<td>TMR0</td>
<td>EECON</td>
</tr>
<tr>
<td>02h</td>
<td>PCL</td>
<td>PCL</td>
<td>PCL</td>
<td>PCL</td>
</tr>
<tr>
<td>03h</td>
<td>STATUS</td>
<td>STATUS</td>
<td>STATUS</td>
<td>STATUS</td>
</tr>
<tr>
<td>04h</td>
<td>FSR</td>
<td>FSR</td>
<td>FSR</td>
<td>FSR</td>
</tr>
<tr>
<td>05h</td>
<td>OSCCAL</td>
<td>EEDATA</td>
<td>OSCCAL</td>
<td>EEDATA</td>
</tr>
<tr>
<td>06h</td>
<td>PORTB</td>
<td>EEADR</td>
<td>PORTB</td>
<td>EEADR</td>
</tr>
<tr>
<td>07h</td>
<td>PORTC</td>
<td>PORTC</td>
<td>PORTC</td>
<td>PORTC</td>
</tr>
<tr>
<td>08h</td>
<td>CM1CON0</td>
<td>CM1CON0</td>
<td>CM1CON0</td>
<td>CM1CON0</td>
</tr>
<tr>
<td>09h</td>
<td>ADCON0</td>
<td>ADRES</td>
<td>ADCON0</td>
<td>ADRES</td>
</tr>
<tr>
<td>0Ah</td>
<td>CM2CON0</td>
<td>CM2CON0</td>
<td>CM2CON0</td>
<td>CM2CON0</td>
</tr>
<tr>
<td>0Bh</td>
<td>VRCON</td>
<td>VRCON</td>
<td>VRCON</td>
<td>VRCON</td>
</tr>
<tr>
<td>0Dh</td>
<td>General Purpose Registers</td>
<td>2Fh</td>
<td>Addresses map back to addresses in Bank 0.</td>
<td>4Fh</td>
</tr>
<tr>
<td>0Fh</td>
<td>10h</td>
<td>30h</td>
<td>50h</td>
<td>70h</td>
</tr>
<tr>
<td>3Fh</td>
<td>General Purpose Registers</td>
<td>Bank 0</td>
<td>Bank 1</td>
<td>Bank 2</td>
</tr>
</tbody>
</table>

**Note 1:** Not a physical register. See Section 4.8 “Indirect Data Addressing: INDF and FSR Registers”.
### TABLE 4-1: SPECIAL FUNCTION REGISTER (SFR) SUMMARY

<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-on Reset</th>
<th>Page #</th>
</tr>
</thead>
<tbody>
<tr>
<td>N/A</td>
<td>TRIS</td>
<td>—</td>
<td>—</td>
<td>I/O Control Register (PORTB, PORTC)</td>
<td></td>
<td>11</td>
<td>1111</td>
<td>27</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>N/A</td>
<td>OPTION</td>
<td>—</td>
<td>—</td>
<td>Contains control bits to configure Timer0 and Timer0/WDT prescaler</td>
<td>1111 1111</td>
<td>19</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>00h</td>
<td>INDF</td>
<td>Uses contents of FSR to Address Data Memory (not a physical register)</td>
<td>xxxx xxxx</td>
<td>22</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>01h/41h</td>
<td>TMR0</td>
<td>Timer0 Module Register</td>
<td>xxxx xxxx</td>
<td>37</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>02h(1)</td>
<td>PCL</td>
<td>Low order 8 bits of PC</td>
<td>1111 1111</td>
<td>21</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>03h</td>
<td>STATUS</td>
<td>RBWF</td>
<td>CWUF</td>
<td>PA0</td>
<td>TO</td>
<td>PD</td>
<td>Z</td>
<td>DC</td>
<td>C</td>
<td>0001 xxxx</td>
<td>18</td>
</tr>
<tr>
<td>04h</td>
<td>FSR</td>
<td>Indirect Data Memory Address Pointer</td>
<td>100x xxxx</td>
<td>22</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>05h/45h</td>
<td>OSCCAL</td>
<td>CAL6</td>
<td>CAL5</td>
<td>CAL4</td>
<td>CAL3</td>
<td>CAL2</td>
<td>CAL1</td>
<td>CAL0</td>
<td>—</td>
<td>1111 111-</td>
<td>20</td>
</tr>
<tr>
<td>06h/46h</td>
<td>PORTB</td>
<td>—</td>
<td>—</td>
<td>RB5</td>
<td>RB4</td>
<td>RB3</td>
<td>RB2</td>
<td>RB1</td>
<td>RB0</td>
<td>--xx xxxx</td>
<td>27</td>
</tr>
<tr>
<td>07h</td>
<td>PORTC</td>
<td>—</td>
<td>—</td>
<td>RC5</td>
<td>RC4</td>
<td>RC3</td>
<td>RC2</td>
<td>RC1</td>
<td>RC0</td>
<td>--xx xxxx</td>
<td>28</td>
</tr>
<tr>
<td>08h</td>
<td>CM1CON0</td>
<td>C1OUT</td>
<td>C1OUTEN</td>
<td>C1POL</td>
<td>C1T0CS</td>
<td>C1ON</td>
<td>C1NREF</td>
<td>C1PREF</td>
<td>C1WU</td>
<td>q111 1111</td>
<td>63</td>
</tr>
<tr>
<td>09h</td>
<td>ADCON0</td>
<td>ANS1</td>
<td>ANS0</td>
<td>ADCS1</td>
<td>ADCS0</td>
<td>CHS1</td>
<td>CHS0</td>
<td>GO/DONE</td>
<td>ADON</td>
<td>1111 1100</td>
<td>61</td>
</tr>
<tr>
<td>0Ah</td>
<td>ADRES</td>
<td>ADC Conversion Result</td>
<td>xxxx xxxx</td>
<td>62</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0Bh</td>
<td>CM2CON0</td>
<td>C2OUT</td>
<td>C2OUTEN</td>
<td>C2POL</td>
<td>C2PREF2</td>
<td>C2ON</td>
<td>C2NREF</td>
<td>C2PREF1</td>
<td>C2WU</td>
<td>q111 1111</td>
<td>64</td>
</tr>
<tr>
<td>0Ch</td>
<td>VRCON</td>
<td>VREN</td>
<td>VROE</td>
<td>VRR</td>
<td>—</td>
<td>VR3</td>
<td>VR2</td>
<td>VR1</td>
<td>VR0</td>
<td>001- 1111</td>
<td>69</td>
</tr>
<tr>
<td>21h/61h</td>
<td>EECON</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>FREE</td>
<td>WRERR</td>
<td>WREN</td>
<td>WR</td>
<td>RD</td>
<td>---0 x000</td>
<td>23</td>
</tr>
<tr>
<td>25h/65h</td>
<td>EEDATA</td>
<td>SELF READ/WRITE DATA</td>
<td>xxxx xxxx</td>
<td>23</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>26h/66h</td>
<td>EEADR</td>
<td>—</td>
<td>—</td>
<td>SELF READ/WRITE ADDRESS</td>
<td>--xx xxxx</td>
<td>23</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**
- x = unknown, u = unchanged, – = unimplemented, read as ‘0’ (if applicable), q = value depends on condition.
- Shaded cells = unimplemented or unused

**Note 1:** The upper byte of the Program Counter is not directly accessible. See Section 4.6 “Program Counter” for an explanation of how to access these bits.
4.3 STATUS Register

This register contains the arithmetic status of the ALU, the Reset status and the page preselect bit.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, **CLRF STATUS**, will clear the upper three bits and set the Z bit. This leaves the STATUS register as **000u uluu** (where **u** = unchanged).

Therefore, it is recommended that only **BCF, BSF** and **MOVWF** instructions be used to alter the STATUS register. These instructions do not affect the Z, DC or C bits from the STATUS register. For other instructions which do affect Status bits, see Section 12.0 “Instruction Set Summary”.

REGISTER 4-1: STATUS: STATUS REGISTER

<table>
<thead>
<tr>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R-1</th>
<th>R-1</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
</tr>
</thead>
<tbody>
<tr>
<td>RBWUF</td>
<td>CWUF</td>
<td>PA0</td>
<td>TO</td>
<td>PD</td>
<td>Z</td>
<td>DC</td>
<td>C</td>
</tr>
</tbody>
</table>

Legend:
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- **-n** = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- **x** = Bit is unknown

- **Bit 7**
  - **RBWUF**: Wake-up from Sleep on Pin Change bit
    - 1 = Reset due to wake-up from Sleep on pin change
    - 0 = After power-up or other Reset

- **Bit 6**
  - **CWUF**: Wake-up from Sleep on Comparator Change bit
    - 1 = Reset due to wake-up from Sleep on comparator change
    - 0 = After power-up or other Reset

- **Bit 5**
  - **PA0**: Program Page Preselect bit
    - 1 = Page 1 (000h-1FFh)
    - 0 = Page 0 (200h-3FFh)

- **Bit 4**
  - **TO**: Time-out bit
    - 1 = After power-up, **CLRWD** instruction, or **SLEEP** instruction
    - 0 = A WDT time-out occurred

- **Bit 3**
  - **PD**: Power-down bit
    - 1 = After power-up or by the **CLRWD** instruction
    - 0 = By execution of the **SLEEP** instruction

- **Bit 2**
  - **Z**: Zero bit
    - 1 = The result of an arithmetic or logic operation is zero
    - 0 = The result of an arithmetic or logic operation is not zero

- **Bit 1**
  - **DC**: Digit carry/borrow bit (for **ADDWF** and **SUBWF** instructions)
    - **ADDWF**:
      - 1 = A carry from the 4th low-order bit of the result occurred
      - 0 = A carry from the 4th low-order bit of the result did not occur
    - **SUBWF**:
      - 1 = A borrow from the 4th low-order bit of the result did not occur
      - 0 = A borrow from the 4th low-order bit of the result occurred

- **Bit 0**
  - **C**: Carry/borrow bit (for **ADDWF, SUBWF** and **RRF, RLF** instructions)
    - **ADDWF**:
      - 1 = A carry occurred
      - 0 = A carry did not occur
    - **SUBWF**:
      - 1 = A borrow did not occur
      - 0 = A borrow occurred
    - **RRF** or **RLF**:
      - 1 = A carry occurred
      - 0 = A carry did not occur
      - 1 = A borrow did not occur
      - 0 = A borrow occurred
**4.4 OPTION Register**

The OPTION register is a 8-bit wide, write-only register, which contains various control bits to configure the Timer0/WDT prescaler and Timer0.

By executing the **OPTION** instruction, the contents of the W register will be transferred to the OPTION register. A Reset sets the OPTION <7:0> bits.

**REGISTER 4-2: OPTION: OPTION REGISTER**

<table>
<thead>
<tr>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
</tr>
</thead>
<tbody>
<tr>
<td>RBWU</td>
<td>RBPU</td>
<td>T0CS(1)</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
</tr>
</tbody>
</table>

**Legend:**
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- -n = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown

<table>
<thead>
<tr>
<th>bit 7</th>
<th>RBWU: Enable Wake-up On Pin Change bit (RB0, RB1, RB3, RB4)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Disabled</td>
</tr>
<tr>
<td>0</td>
<td>Enabled</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>bit 6</th>
<th>RBPU: Enable Weak Pull-ups bit (RB0, RB1, RB3, RB4)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Disabled</td>
</tr>
<tr>
<td>0</td>
<td>Enabled</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>bit 5</th>
<th>T0CS: Timer0 Clock Source Select bit(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Transition on T0CKI pin</td>
</tr>
<tr>
<td>0</td>
<td>Internal instruction cycle clock (CLKOUT)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>bit 4</th>
<th>T0SE: Timer0 Source Edge Select bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Increment on high-to-low transition on T0CKI pin</td>
</tr>
<tr>
<td>0</td>
<td>Increment on low-to-high transition on T0CKI pin</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>bit 3</th>
<th>PSA: Prescaler Assignment bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Prescaler assigned to the WDT</td>
</tr>
<tr>
<td>0</td>
<td>Prescaler assigned to Timer0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>bit 2-0</th>
<th>PS&lt;2:0&gt;: Prescaler Rate Select bits</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bit Value</th>
<th>Timer0 Rate</th>
<th>WDT Rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>1: 2</td>
<td>1: 1</td>
</tr>
<tr>
<td>001</td>
<td>1: 4</td>
<td>1: 2</td>
</tr>
<tr>
<td>010</td>
<td>1: 8</td>
<td>1: 4</td>
</tr>
<tr>
<td>011</td>
<td>1: 16</td>
<td>1: 8</td>
</tr>
<tr>
<td>100</td>
<td>1: 32</td>
<td>1: 16</td>
</tr>
<tr>
<td>101</td>
<td>1: 64</td>
<td>1: 32</td>
</tr>
<tr>
<td>110</td>
<td>1: 128</td>
<td>1: 64</td>
</tr>
<tr>
<td>111</td>
<td>1: 256</td>
<td>1: 128</td>
</tr>
</tbody>
</table>

**Note 1:** If the T0CS bit is set to ‘1’, it will override the TRIS function on the T0CKI pin.
4.5 OSCCAL Register

The Oscillator Calibration (OSCCAL) register is used to calibrate the 8 MHz internal oscillator macro. It contains 7 bits of calibration that uses a two's complement scheme for controlling the oscillator speed. See Register 4-3 for details.

REGISTER 4-3: OSCCAL: OSCILLATOR CALIBRATION REGISTER

<table>
<thead>
<tr>
<th>CAL7</th>
<th>CAL6</th>
<th>CAL5</th>
<th>CAL4</th>
<th>CAL3</th>
<th>CAL2</th>
<th>CAL1</th>
<th>CAL0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>U-0</td>
</tr>
</tbody>
</table>

Legend:
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as '0'
- -n = Value at POR
- '1' = Bit is set
- '0' = Bit is cleared
- x = Bit is unknown

bit 7-1 CAL<6:0>: Oscillator Calibration bits

| 0111111 | 0111111 = Maximum frequency |
| 0111110 | |
| 0111101 | |
| 0111100 | |
| 0111001 | |
| 0111000 | |
| 0110101 | | 0000100 = Center frequency |
| 0110100 | |
| 0110001 | |
| 0110000 | |
| 0101001 | | 1111111 = Minimum frequency |
| 0101000 | |
| 0100001 | |
| 0100000 | |

bit 0 Unimplemented: Read as '0'
4.6 Program Counter

As a program instruction is executed, the Program Counter (PC) will contain the address of the next program instruction to be executed. The PC value is increased by one every instruction cycle, unless an instruction changes the PC.

For a \texttt{GOTO} instruction, bits 8:0 of the PC are provided by the \texttt{GOTO} instruction word. The Program Counter (PCL) is mapped to PC<7:0>. Bit 5 of the STATUS register provides page information to bit 9 of the PC (Figure 4-3).

For a \texttt{CALL} instruction, or any instruction where the PCL is the destination, bits 7:0 of the PC again are provided by the instruction word. However, PC<8> does not come from the instruction word, but is always cleared (Figure 4-3).

Instructions where the PCL is the destination, or modify PCL instructions, include \texttt{MOVWF PCL}, \texttt{ADDWF PCL} and \texttt{BSF PCL,5}.

\begin{verbatim}
Note: Because bit 8 of the PC is cleared in the CALL instruction or any modify PCL instruction, all subroutine calls or computed jumps are limited to the first 256 locations of any program memory page (512 words long).
\end{verbatim}

4.6.1 EFFECTS OF RESET

The PC is set upon a Reset, which means that the PC addresses the last location in the last page (i.e., the oscillator calibration instruction). After executing \texttt{MOVLW XX}, the PC will roll over to location 00h and begin executing user code.

The STATUS register page preselect bits are cleared upon a Reset, which means that page 0 is pre-selected. Therefore, upon a Reset, a \texttt{GOTO} instruction will automatically cause the program to jump to page 0 until the value of the page bits is altered.

4.7 Stack

The PIC16F526 device has a 2-deep, 12-bit wide hardware PUSH/POP stack.

A \texttt{CALL} instruction will PUSH the current value of Stack 1 into Stack 2 and then PUSH the current PC value, incremented by one, into Stack Level 1. If more than two sequential \texttt{CALL}s are executed, only the most recent two return addresses are stored.

A \texttt{RETLW} instruction will POP the contents of Stack Level 1 into the PC and then copy Stack Level 2 contents into Stack Level 1. If more than two sequential \texttt{RETLW}s are executed, the stack will be filled with the address previously stored in Stack Level 2. Note that the W register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory.

\begin{verbatim}
Note 1: There are no Status bits to indicate Stack Overflows or Stack Underflow conditions.
2: There are no instruction mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL and RETLW instructions.
\end{verbatim}
4.8 Indirect Data Addressing: INDF and FSR Registers

The INDF Register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR Register (FSR is a pointer). This is indirect addressing.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF Register indirectly results in a no-operation (although Status bits may be affected).

The FSR is an 8-bit wide register. It is used in conjunction with the INDF Register to indirectly address the data memory area.

The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh.

FSR<6:5> are the bank select bits and are used to select the bank to be addressed (00 = Bank 0, 01 = Bank 1, 10 = Bank 2, 11 = Bank 3).

FSR<7> is unimplemented and read as ‘1’.

FIGURE 4-4: DIRECT/INDIRECT ADDRESSING

A simple program to clear RAM locations 10h-1Fh using indirect addressing is shown in Example 4-1.

EXAMPLE 4-1: HOW TO CLEAR RAM USING INDIRECT ADDRESSING

```assembly
MOVLW 0x10 ;initialize pointer
MOVWF FSR ;to RAM
NEXT    CLRF INDF ;clear INDF register
INCF FSR,F ;inc pointer
BTFSC FSR,4 ;all done?
GOTO    NEXT ;NO, clear next
CONTINUE :

Note 1: For register map detail see Figure 4-1.
```
5.0  FLASH DATA MEMORY
CONTROL

The Flash data memory is readable and writable during normal operation (full VDD range). This memory is not directly mapped in the register file space. Instead, it is indirectly addressed through the Special Function Registers (SFRs).

5.1  Reading Flash Data Memory

To read a Flash data memory location the user must:
• Write the EEADR register
• Set the RD bit of the EECON register

The value written to the EEADR register determines which Flash data memory location is read. Setting the RD bit of the EECON register initiates the read. Data from the Flash data memory read is available in the EEDATA register immediately. The EEDATA register will hold this value until another read is initiated or it is modified by a write operation. Program execution is suspended while the read cycle is in progress. Execution will continue with the instruction following the one that sets the WR bit. See Example 1 for sample code.

EXAMPLE 1:  READING FROM FLASH DATA MEMORY

```assembly
BANKSEL EEADR
MOVF DATA_EE_ADDR, W
MOVWF EEADR ;Data Memory
 MOVLW EE_ADR_ERASE ; LOAD ADDRESS OF ROW TO ERASE
 MOVWF EEADR ;Address to read
BANKSEL EECON1
BSF EECON, RD ;EE Read
MOVF EEDATA, W ;W = EEDATA
```

Note: Only a BSF command will work to enable the Flash data memory read documented in Example 1. No other sequence of commands will work, no exceptions.

5.2  Writing and Erasing Flash Data Memory

Flash data memory is erased one row at a time and written one byte at a time. The 64-byte array is made up of eight rows. A row contains eight sequential bytes. Row boundaries exist every eight bytes.

Generally, the procedure to write a byte of data to Flash data memory is:
1. Identify the row containing the address where the byte will be written.
2. If there is other information in that row that must be saved, copy those bytes from Flash data memory to RAM.
3. Perform a row erase of the row of interest.
4. Write the new byte of data and any saved bytes back to the appropriate addresses in Flash data memory.

To prevent accidental corruption of the Flash data memory, an unlock sequence is required to initiate a write or erase cycle. This sequence requires that the bit set instructions used to configure the EECON register happen exactly as shown in Example 2 and Example 3, depending on the operation requested.

5.2.1  ERASING FLASH DATA MEMORY

A row must be manually erased before writing new data. The following sequence must be performed for a single row erase.
1. Load EEADR with an address in the row to be erased.
2. Set the FREE bit to enable the erase.
3. Set the WREN bit to enable write access to the array.
4. Set the WR bit to initiate the erase cycle.

If the WREN bit is not set in the instruction cycle after the FREE bit is set, the FREE bit will be cleared in hardware.

If the WR bit is not set in the instruction cycle after the WREN bit is set, the WREN bit will be cleared in hardware.

Sample code that follows this procedure is included in Example 2.

Program execution is suspended while the erase cycle is in progress. Execution will continue with the instruction following the one that sets the WR bit.

EXAMPLE 2:  ERASING A FLASH DATA MEMORY ROW

```assembly
BANKSEL EEADR
MOVLW EE_ADR_ERASE ; LOAD ADDRESS OF ROW TO ERASE
 MOVWF EEADR ;Address to read
MOVWF EEADR ;Address to read
BSF EECON,FREE ; SELECT ERASE
BSF EECON,WREN ; ENABLE WRITES
BSF EECON,WR ; INITITATE ERASE
```

Note 1: The FREE bit may be set by any command normally used by the core. However, the WREN and WR bits can only be set using a series of BSF commands, as documented in Example 1. No other sequence of commands will work, no exceptions.

2: Bits <5:3> of the EEADR register indicate which row is to be erased.
5.2.2 WRITING TO FLASH DATA MEMORY

Once a cell is erased, new data can be written. Program execution is suspended during the write cycle. The following sequence must be performed for a single byte write.

1. Load EEADR with the address.
2. Load EEDATA with the data to write.
3. Set the WREN bit to enable write access to the array.
4. Set the WR bit to initiate the erase cycle.

If the WR bit is not set in the instruction cycle after the WREN bit is set, the WREN bit will be cleared in hardware.

Sample code that follows this procedure is included in Example 3.

EXAMPLE 3: WRITING A FLASH DATA MEMORY ROW

<table>
<thead>
<tr>
<th>BANKSEL</th>
<th>EEADR</th>
</tr>
</thead>
<tbody>
<tr>
<td>MOVLR</td>
<td>EE_ADR_WRITE ; LOAD ADDRESS</td>
</tr>
<tr>
<td>MOVWF</td>
<td>EEADR ;</td>
</tr>
<tr>
<td>MOVLR</td>
<td>EE_DATA_TO_WRITE ; LOAD DATA</td>
</tr>
<tr>
<td>MOVWF</td>
<td>EEDATA ; INTO EEDATA REGISTER</td>
</tr>
<tr>
<td>BSF</td>
<td>EECON, WREN ; ENABLE WRITE</td>
</tr>
<tr>
<td>BSF</td>
<td>EECON, WR ; INITIATE ERASE</td>
</tr>
</tbody>
</table>

REGISTR 5-1: EEDATA: FLASH DATA REGISTER

<table>
<thead>
<tr>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
</tr>
</thead>
<tbody>
<tr>
<td>EEDATA7</td>
<td>EEDATA6</td>
<td>EEDATA5</td>
<td>EEDATA4</td>
<td>EEDATA3</td>
<td>EEDATA2</td>
<td>EEDATA1</td>
<td>EEDATA0</td>
</tr>
</tbody>
</table>

Legend:

- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as '0'
- '1' = Bit is set
- '0' = Bit is cleared
- x = Bit is unknown

5.3 Write Verify

Depending on the application, good programming practice may dictate that data written to the Flash data memory be verified. Example 4 is an example of a write verify.

EXAMPLE 4: WRITE VERIFY OF FLASH DATA MEMORY

| MOVF EEDATA, W ; EEDATA has not changed |
| MOVF EECON, RD ; Read the value written |
| BSF EECON, RD ; Read the value written |
| MOVF EEDATA, W ; |
| BTFSS STATUS, Z ; Is data the same |
| GOTO WRITE_ERR ; No, handle error |
| ; Yes, continue |

Note 1: Only a series of BSF commands will work to enable the memory write sequence documented in Example 2. No other sequence of commands will work, no exceptions.

2: For reads, erases and writes to the Flash data memory, there is no need to insert a NOP into the user code as is done on mid-range devices. The instruction immediately following the "BSF EECON, WR/RD" will be fetched and executed properly.
5.4 Code Protection

Code protection does not prevent the CPU from performing read or write operations on the Flash data memory. Refer to the code protection chapter for more information.
6.0  I/O PORT

As with any other register, the I/O register(s) can be written and read under program control. However, read instructions (e.g., MOVF PORTB,W) always read the I/O pins independent of the pin's Input/Output modes. On Reset, all I/O ports are defined as input (inputs are at high-impedance) since the I/O control registers are all set.

6.1  PORTB

PORTB is a 6-bit I/O register. Only the low-order 6 bits are used (RB<5:0>). Bits 7 and 6 are unimplemented and read as '0's. Please note that RB3 is an input-only pin. The Configuration Word can set several I/O's to alternate functions. When acting as alternate functions, the pins will read as '0' during a port read. Pins RB0, RB1, RB3 and RB4 can be configured with weak pull-ups and also for wake-up on change. The wake-up on change and weak pull-up functions are not pin selectable. If RB3/MCLR is configured as MCLR, weak pull-up is always on and wake-up on change for this pin is not enabled.

6.2  PORTC

PORTC is a 6-bit I/O register. Only the low-order 6 bits are used (RC<5:0>). Bits 7 and 6 are unimplemented and read as '0's.

6.3  TRIS Register

The Output Driver Control register is loaded with the contents of the W register by executing the TRIS f instruction. A '1' from a TRIS register bit puts the corresponding output driver in a High-Impedance mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer. The exceptions are RB3, which is input-only and the T0CKI pin, which may be controlled by the OPTION register. See Register 4-2.

TRIS registers are "write-only". Active bits in these registers are set (output drivers disabled) upon Reset.

### TABLE 6-1: WEAK PULL-UP ENABLED PINS

<table>
<thead>
<tr>
<th>Device</th>
<th>RB0 Weak Pull-up</th>
<th>RB1 Weak Pull-up</th>
<th>RB3 Weak Pull-up(1)</th>
<th>RB4 Weak Pull-up</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16F526</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Note 1: When MCLREN = 1, the weak pull-up on RB3/MCLR is always enabled.

### REGISTER 6-1: PORTB: PORTB REGISTER

<table>
<thead>
<tr>
<th>U-0</th>
<th>U-0</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
</tr>
</thead>
<tbody>
<tr>
<td>—</td>
<td>—</td>
<td>RB5</td>
<td>RB4</td>
<td>RB3</td>
<td>RB2</td>
<td>RB1</td>
<td>RB0</td>
<td></td>
</tr>
</tbody>
</table>

bit 7-0

Legend:

- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as '0'
- **-n** = Value at POR
- **‘1’** = Bit is set
- **‘0’** = Bit is cleared
- **x** = Bit is unknown

bit 7-6  Unimplemented: Read as '0'

bit 5-0  RB<5:0>: PORTB I/O Pin bits

1 = Port pin is >VIH min.
0 = Port pin is <VIL max.
## REGISTER 6-2: PORTC: PORTC REGISTER

<table>
<thead>
<tr>
<th>bit 7-6</th>
<th>bit 5-0</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Unimplemented: Read as ‘0’</td>
<td>RC5-0: PORTC I/O Pin bits</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 = Port pin is &gt;ViH min.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 = Port pin is &lt;ViL max.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**

- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- **-n** = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- **x** = Bit is unknown
6.4 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 6-1. All port pins, except RB3 which is input-only, may be used for both input and output operations. For input operations, these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit in TRIS must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin (except RB3) can be programmed individually as input or output.

**FIGURE 6-1:** BLOCK DIAGRAM OF RB0 AND RB1 (with Weak Pull-up and Wake-up on Change)

- **Note 1:** I/O pins have protection diodes to VDD and VSS.
- **Note 2:** Pin enabled as analog for ADC or comparator.
Note 1: I/O pins have protection diodes to VDD and VSS.

Note 1: RB3/MCLR pin has a protection diode to VSS only.
Note 1: I/O pins have protection diodes to VDD and VSS.
2: Input mode is disabled when pin is used for oscillator.
3: Pin is not used for oscillator.

Note 1: I/O pins have protection diodes to VDD and VSS.
2: Input mode is disabled when pin is used for oscillator.

FIGURE 6-6: BLOCK DIAGRAM OF RC0/RC1

Note 1: I/O pins have protection diodes to VDD and VSS.

FIGURE 6-7: BLOCK DIAGRAM OF RC2

Note 1: I/O pins have protection diodes to VDD and VSS.
**FIGURE 6-8: BLOCK DIAGRAM OF RC3**

Data Bus → D → Q → CK → Q → I/O Pin(1) → RD Port

WR Port → C → Q → TRIS 'f' → D → Q → CK → Q → WR Port

TRIS 'f' → D → Q → CK → Q → Reset

**Note 1:** I/O pins have protection diodes to VDD and VSS.

**FIGURE 6-9: BLOCK DIAGRAM OF RC4**

Data Bus → D → Q → CK → Q → I/O Pin(1) → RD Port

C2OUT → 0 → WR Port → C → Q → TRIS 'f' → D → Q → CK → Q → C2OUTEN

C2OUTEN → 1 → TRIS 'f' → D → Q → CK → Q → Reset

**Note 1:** I/O pins have protection diodes to VDD and VSS.
FIGURE 6-10: BLOCK DIAGRAM OF RC5

Note 1: I/O pins have protection diodes to Vdd and Vss.
TABLE 6-2: SUMMARY OF PORT REGISTERS

<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-On Reset</th>
<th>Value on All Other Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>N/A</td>
<td>TRIS</td>
<td>—</td>
<td>—</td>
<td>I/O Control Register (PORTB, PORTC)</td>
<td>——11 1111</td>
<td>——11 1111</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>N/A</td>
<td>OPTION</td>
<td>RBWUF</td>
<td>RBPU</td>
<td>TOCS</td>
<td>TOSE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>03h</td>
<td>STATUS</td>
<td>RBWUF</td>
<td>CWUF</td>
<td>PA0</td>
<td>TO</td>
<td>PD</td>
<td>Z</td>
<td>DC</td>
<td>C</td>
<td>0001 1xxx qqqq quuu(1)</td>
<td></td>
</tr>
<tr>
<td>06h</td>
<td>PORTB</td>
<td>—</td>
<td>—</td>
<td>RB5</td>
<td>RB4</td>
<td>RB3</td>
<td>RB2</td>
<td>RB1</td>
<td>RB0</td>
<td>——xx xxxx</td>
<td>--uu uuuu</td>
</tr>
<tr>
<td>07h</td>
<td>PORTC</td>
<td>—</td>
<td>—</td>
<td>RC5</td>
<td>RC4</td>
<td>RC3</td>
<td>RC2</td>
<td>RC1</td>
<td>RC0</td>
<td>——xx xxxx</td>
<td>--uu uuuu</td>
</tr>
</tbody>
</table>

Legend:  
Shaded cells are not used by PORT registers, read as '0'. – = unimplemented, read as '0', x = unknown,  
u = unchanged, q = depends on condition.

Note 1: If Reset was due to wake-up on pin change, then bit 7 = 1. All other Resets will cause bit 7 = 0.

TABLE 6-3: I/O PINS ORDER OF PRECEDENCE

<table>
<thead>
<tr>
<th>Priority</th>
<th>RB0</th>
<th>RB1</th>
<th>RB2</th>
<th>RB3</th>
<th>RC0</th>
<th>RC1</th>
<th>RC2</th>
<th>RC4</th>
<th>RC5</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>AN0</td>
<td>AN1</td>
<td>AN2</td>
<td>RB3/MCLR</td>
<td>C2IN+</td>
<td>C2IN-</td>
<td>CVREF</td>
<td>C2OUT</td>
<td>T0CKI</td>
</tr>
<tr>
<td>2</td>
<td>C1IN+</td>
<td>C1IN-</td>
<td>C1OUT</td>
<td>—</td>
<td>TRISC</td>
<td>TRISC</td>
<td>TRISC</td>
<td>TRISC</td>
<td>TRISC</td>
</tr>
<tr>
<td>3</td>
<td>TRISB</td>
<td>TRISB</td>
<td>TRISB</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>
6.5 I/O Programming Considerations

6.5.1 BIDIRECTIONAL I/O PORTS

Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and rewrite the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit 5 of PORTB will cause all eight bits of PORTB to be read into the CPU, bit 5 to be set and the PORTB value to be written to the output latches. If another bit of PORTB is used as a bidirectional I/O pin (say bit 0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit 0 is switched into Output mode later on, the content of the data latch may now be unknown.

Example 6-1 shows the effect of two sequential Read-Modify-Write instructions (e.g., BCF, BSF, etc.) on an I/O port.

A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired OR", "wired AND"). The resulting high output currents may damage the chip.

6.5.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 6-11). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction causes that file to be read into the CPU. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.

**FIGURE 6-11: SUCCESSIVE I/O OPERATION**

This example shows a write to PORTB followed by a read from PORTB.

Data setup time = \(0.25 \cdot \text{TCY} - \text{TPD}\)

where: \(\text{TCY}\) = instruction cycle.

\(\text{TPD}\) = propagation delay

Therefore, at higher clock frequencies, a write followed by a read may be problematic.
7.0  TIMER0 MODULE AND TMR0 REGISTER

The Timer0 module has the following features:

- 8-bit timer/counter register, TMR0
- Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select:
  - Edge select for external clock

Figure 7-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing the T0CS bit of the OPTION register. In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two cycles (Figure 7-2 and Figure 7-3). The user can work around this by writing an adjusted value to the TMR0 register.

There are two types of Counter mode. The first Counter mode uses the T0CKI pin to increment Timer0. It is selected by setting the T0CS bit of the OPTION register, setting the CTT0CS bit of the CM1CON0 register and setting the COUTEN bit of the CM1CON0 register. In this mode, Timer0 will increment either on every rising or falling edge of pin T0CKI. The T0SE bit of the OPTION register determines the source edge. Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 7.1 “Using Timer0 with an External Clock”.

The second Counter mode uses the output of the comparator to increment Timer0. It can be entered in two different ways. The first way is selected by setting the T0CS bit of the OPTION register, and clearing the C1T0CS bit of the CM1CON0 register (C1OUTEN [CM1CON0<6>] does not affect this mode of operation). This enables an internal connection between the comparator and the Timer0.

The prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both. The prescaler assignment is controlled in software by the control bit, PSA of the OPTION register. Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4,..., 1:256 are selectable. Section 7.2 “Prescaler” details the operation of the prescaler.

A summary of registers associated with the Timer0 module is found in Table 7-1.

FIGURE 7-1:  TIMER0 BLOCK DIAGRAM

<table>
<thead>
<tr>
<th>Comparator Output</th>
<th>Data Bus 8</th>
</tr>
</thead>
<tbody>
<tr>
<td>T0CKI pin</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Fosc/4</td>
<td></td>
</tr>
<tr>
<td></td>
<td>T0CS(1)</td>
</tr>
<tr>
<td></td>
<td>T0SE(1)</td>
</tr>
<tr>
<td></td>
<td>T0CS(1)</td>
</tr>
<tr>
<td></td>
<td>PSA(1)</td>
</tr>
<tr>
<td></td>
<td>PS2(f), PS1(f), PS0(f)</td>
</tr>
<tr>
<td></td>
<td>Sync with Internal Clocks (2 cycle delay)</td>
</tr>
<tr>
<td></td>
<td>PSOUT</td>
</tr>
<tr>
<td></td>
<td>PSOUT</td>
</tr>
</tbody>
</table>

Note 1:  Bits T0CS, T0SE, PSA, PS2, PS1 and PS0 are located in the OPTION register.
2:  The prescaler is shared with the Watchdog Timer.
3:  The CTT0CS bit is in the CM1CON0 register.
FIGURE 7-2: TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALE

![Diagram](image_url_1)

FIGURE 7-3: TIMER0 TIMING: INTERNAL CLOCK/PRESCALE 1:2

![Diagram](image_url_2)

TABLE 7-1: REGISTERS ASSOCIATED WITH TIMER0

<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-On Reset</th>
<th>Value on All Other Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>01h</td>
<td>TMR0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>XXXX XXXX</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>08h</td>
<td>CM1CON0</td>
<td>C1OUT</td>
<td>CTOUTEN</td>
<td>C1POL</td>
<td>CTT0CS</td>
<td>C1ON</td>
<td>C1NREF</td>
<td>C1PREF</td>
<td>CTWU</td>
<td>1111 1111</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>09h</td>
<td>CM2CON0</td>
<td>C2OUT</td>
<td>CTOUTEN</td>
<td>C2POL</td>
<td>C2PREF2</td>
<td>C2ON</td>
<td>C2NREF</td>
<td>C2PREF1</td>
<td>C2WU</td>
<td>1111 1111</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>N/A</td>
<td>OPTION</td>
<td>RBWU</td>
<td>RBPU</td>
<td>TOCS</td>
<td>TOSE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>N/A</td>
<td>TRIS(1)</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

Legend: Shaded cells are not used by Timer0. – = unimplemented, x = unknown, u = unchanged.

Note 1: The TRIS of the TOCKI pin is overridden when TOCS = 1.
7.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

7.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-4). Therefore, it is necessary for T0CKI to be high for at least 2 Tosc (and a small RC delay of 2 Tt0H) and low for at least 2 Tosc (and a small RC delay of 2 Tt0H). Refer to the electrical specification of the desired device.

When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for T0CKI to have a period of at least 4 Tosc (and a small RC delay of 4 Tt0H) divided by the prescaler value. The only requirement on T0CKI high and low time is that they do not violate the minimum pulse width requirement of Tt0H. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

7.1.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 7-4 shows the delay from the external clock edge to the timer incrementing.

FIGURE 7-4: TIMER0 TIMING WITH EXTERNAL CLOCK

Note 1: Delay from clock input change to Timer0 increment is 3 Tosc to 7 Tosc. (Duration of Q = Tosc). Therefore, the error in measuring the interval between two edges on Timer0 input = ±4 Tosc max.

2: External clock if no prescaler selected; prescaler output otherwise.

3: The arrows indicate the points in time where sampling occurs.
7.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer (WDT), respectively (see Section 8.6 “Watchdog Timer (WDT)”). For simplicity, this counter is being referred to as “prescaler” throughout this data sheet.

The PSA and PS<2:0> bits of the OPTION register determine prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF TMR0, MOVWF TMR0, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a Reset, the prescaler contains all ‘0’s.

7.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed “on-the-fly” during program execution). To avoid an unintended device Reset, the following instruction sequence (Example 7-1) must be executed when changing the prescaler assignment from Timer0 to the WDT.

<table>
<thead>
<tr>
<th>EXAMPLE 7-1: CHANGING PRESCALER (TIMER0 → WDT)</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLRWDT ; Clear WDT</td>
</tr>
<tr>
<td>CLRF TMR0 ; Clear TMR0 &amp; Prescaler</td>
</tr>
<tr>
<td>MOVWF b'00xx1111'</td>
</tr>
<tr>
<td>CLRWDT ; PS&lt;2:0&gt; are 000 or 001</td>
</tr>
<tr>
<td>MOVWF b'00xx1xxx'; Set Postscaler to</td>
</tr>
<tr>
<td>OPTION ; desired WDT rate</td>
</tr>
</tbody>
</table>

Note: The prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT and vice versa.

To change the prescaler from the WDT to the Timer0 module, use the sequence shown in Example 7-2. This sequence must be used even if the WDT is disabled. A CLRWDT instruction should be executed before switching the prescaler.

<table>
<thead>
<tr>
<th>EXAMPLE 7-2: CHANGING PRESCALER (WDT → TIMER0)</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLRWDT ; Clear WDT and</td>
</tr>
<tr>
<td>; prescaler</td>
</tr>
<tr>
<td>MOVWF b'xxxx0xxx'; Select TMR0, new</td>
</tr>
<tr>
<td>; prescale value and</td>
</tr>
<tr>
<td>; clock source</td>
</tr>
<tr>
<td>OPTION</td>
</tr>
</tbody>
</table>

The prescaler assignment may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT and vice versa.
FIGURE 7-5: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER

Note 1: T0CS, T0SE, PSA, PS<2:0> are bits in the OPTION register.
8.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits that deal with the needs of real-time applications. The PIC16F526 microcontrollers have a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power-saving operating modes and offer code protection. These features are:

- Oscillator Selection
- Reset:
  - Power-on Reset (POR)
  - Device Reset Timer (DRT)
  - Wake-up from Sleep on Pin Change
- Watchdog Timer (WDT)
- Sleep
- Code Protection
- ID Locations
- In-Circuit Serial Programming™
- Clock Out

The PIC16F526 device has a Watchdog Timer, which can be shut off only through Configuration bit WDTE. It runs off of its own RC oscillator for added reliability. If using HS, XT or LP selectable oscillator options, there is always an 18 ms (nominal) delay provided by the Device Reset Timer (DRT), intended to keep the chip in Reset until the crystal oscillator is stable. If using INTRC or EXTRC, there is a 1 ms delay only on VDD power-up. With this timer on-chip, most applications need no external Reset circuitry.

The Sleep mode is designed to offer a very low current Power-Down mode. The user can wake-up from Sleep through a change on input pins or through a Watchdog Timer time-out. Several oscillator options are also made available to allow the part to fit the application, including an internal 4/8 MHz oscillator. The EXTRC oscillator option saves system cost while the LP crystal option saves power. A set of Configuration bits are used to select various options.

8.1 Configuration Bits

The PIC16F526 Configuration Words consist of 12 bits. Configuration bits can be programmed to select various device configurations. Three bits are for the selection of the oscillator type; one bit is the Watchdog Timer enable bit, one bit is the MCLR enable bit and one bit is for code protection (Register 8-1).
REGISTER 8-1:  CONFIG: CONFIGURATION WORD REGISTER

<p>| | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>CPDF</td>
<td>IOSCFS</td>
<td>MCLRE</td>
<td>CP</td>
<td>WDTE</td>
<td>FOSC2</td>
<td>FOSC1</td>
<td>FOSC0</td>
</tr>
<tr>
<td>bit 7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **CPDF**: Code Protection bit – Flash Data Memory
  - 1 = Code protection off
  - 0 = Code protection on

- **IOSCFS**: Internal Oscillator Frequency Select bit
  - 1 = 8 MHz INTOSC frequency
  - 0 = 4 MHz INTOSC frequency

- **MCLRE**: Master Clear Enable bit
  - 1 = RB3/MCLR pin functions as MCLR
  - 0 = RB3/MCLR pin functions as RB3, MCLR internally tied to VDD

- **CP**: Code Protection bit – User Program Memory
  - 1 = Code protection off
  - 0 = Code protection on

- **WDTE**: Watchdog Timer Enable bit
  - 1 = WDT enabled
  - 0 = WDT disabled

- **FOSC<2:0>**: Oscillator Selection bits
  - 000 = LP oscillator and 18 ms DRT
  - 001 = XT oscillator and 18 ms DRT
  - 010 = HS oscillator and 18 ms DRT
  - 011 = EC oscillator with RB4 function on RB4/OSC2/CLKOUT and 1 ms DRT\(^{(1)}\)
  - 100 = INTRC with RB4 function on RB4/OSC2/CLKOUT and 1 ms DRT\(^{(1)}\)
  - 101 = INTRC with CLKOUT function on RB4/OSC2/CLKOUT and 1 ms DRT\(^{(1)}\)
  - 110 = EXTRC with RB4 function on RB4/OSC2/CLKOUT and 1 ms DRT\(^{(1)}\)
  - 111 = EXTRC with CLKOUT function on RB4/OSC2/CLKOUT and 1 ms DRT\(^{(1)}\)

**Note 1:** Refer to the “PIC16F526 Memory Programming Specification”, DS41317 to determine how to access the Configuration Word.

**2:** DRT length (18 ms or 1 ms) is a function of Clock mode selection. It is the responsibility of the application designer to ensure the use of either 18 ms (nominal) DRT or the 1 ms (nominal) DRT will result in acceptable operation. Refer to Section 14.1 “DC Characteristics: PIC16F526 (Industrial)” and Section 14.2 “DC Characteristics: PIC16F526 (Extended)” for VDD rise time and stability requirements for this mode of operation.
8.2 Oscillator Configurations

8.2.1 OSCILLATOR TYPES

The PIC16F526 device can be operated in up to six different oscillator modes. The user can program up to three Configuration bits (FOSC<2:0>). To select one of these modes:

- LP: Low-Power Crystal
- XT: Crystal/Resonator
- HS: High-Speed Crystal/Resonator
- INTRC: Internal 4/8 MHz Oscillator
- EXTRC: External Resistor/Capacitor
- EC: External High-Speed Clock Input

8.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS

In HS, XT or LP modes, a crystal or ceramic resonator is connected to the RB5/OSC1/CLKIN and RB4/OSC2/CLKOUT pins to establish oscillation (Figure 8-1). The PIC16F526 oscillator designs require the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in HS, XT or LP modes, the device can have an external clock source drive the RB5/OSC1/CLKIN pin (Figure 8-2). In this mode, the output drive levels on the OSC2 pin are very weak. If the part is used in this fashion, then this pin should be left open and unloaded. Also when using this mode, the external clock should observe the frequency limits for the Clock mode chosen (HS, XT or LP).

Table 8-1: Capacitor Selection for Ceramic Resonators

<table>
<thead>
<tr>
<th>Osc Type</th>
<th>Resonator Freq</th>
<th>Cap. Range C1</th>
<th>Cap. Range C2</th>
</tr>
</thead>
<tbody>
<tr>
<td>XT</td>
<td>4.0 MHz</td>
<td>30 pF</td>
<td>30 pF</td>
</tr>
<tr>
<td>HS</td>
<td>16 MHz</td>
<td>10-47 pF</td>
<td>10-47 pF</td>
</tr>
</tbody>
</table>

Note 1: These values are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components.

Note 1: This device has been designed to perform to the parameters of its data sheet. It has been tested to an electrical specification designed to determine its conformance with these parameters. Due to process differences in the manufacture of this device, this device may have different performance characteristics than its earlier version. These differences may cause this device to perform differently in your application than the earlier version of this device.

Note 2: The user should verify that the device oscillator starts and performs as expected. Adjusting the loading capacitor values and/or the Oscillator mode may be required.
8.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT

Either a prepackaged oscillator or a simple oscillator circuit with TTL gates can be used as an external crystal oscillator circuit. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used: one with parallel resonance, or one with series resonance.

Figure 8-3 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The 4.7 kΩ resistor provides the negative feedback for stability. The 10 kΩ potentiometers bias the 74AS04 in the linear region. This circuit could be used for external oscillator designs.

### TABLE 8-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR(2)

<table>
<thead>
<tr>
<th>Osc Type</th>
<th>Resonator Freq.</th>
<th>Cap. Range C1</th>
<th>Cap. Range C2</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP</td>
<td>32 kHz(1)</td>
<td>15 pF</td>
<td>15 pF</td>
</tr>
<tr>
<td>XT</td>
<td>200 kHz</td>
<td>47-68 pF</td>
<td>47-68 pF</td>
</tr>
<tr>
<td></td>
<td>1 MHz</td>
<td>15 pF</td>
<td>15 pF</td>
</tr>
<tr>
<td></td>
<td>4 MHz</td>
<td>15 pF</td>
<td>15 pF</td>
</tr>
<tr>
<td>HS</td>
<td>20 MHz</td>
<td>15-47 pF</td>
<td>15-47 pF</td>
</tr>
</tbody>
</table>

**Note 1:** For VDD > 4.5V, C1 = C2 ≈ 30 pF is recommended.

**Note 2:** These values are for design guidance only. Rs may be required to avoid overdriving crystals with low drive level specification. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.

8.2.4 EXTERNAL RC OSCILLATOR

For timing insensitive applications, the RC device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (R<sub>EXT</sub>) and capacitor (C<sub>EXT</sub>) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit-to-unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low C<sub>EXT</sub> values. The user also needs to take into account variation due to tolerance of external R and C components used.

Figure 8-5 shows how the R/C combination is connected to the PIC16F526 device. For R<sub>EXT</sub> values below 3.0 kΩ, the oscillator operation may become unstable, or stop completely. For very high R<sub>EXT</sub> values (e.g., 1 MΩ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend keeping R<sub>EXT</sub> between 5.0 kΩ and 100 kΩ.

Although the oscillator will operate with no external capacitor (C<sub>EXT</sub> = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

Section 14.0 “Electrical Characteristics” shows RC frequency variation from part-to-part due to normal process variation. The variation is larger for larger values of R (since leakage current variation will affect RC frequency more for large R) and for smaller values of C (since variation of input capacitance will affect RC frequency more).
Also, see the Electrical Specifications section for variation of oscillator frequency due to $V_{DD}$ for given $R_{EXT}/C_{EXT}$ values, as well as frequency variation due to operating temperature for given $R$, $C$ and $V_{DD}$ values.

**FIGURE 8-5: EXTERNAL RC OSCILLATOR MODE**

8.2.5 INTERNAL 4/8 MHz RC OSCILLATOR

The internal RC oscillator provides a fixed 4/8 MHz (nominal) system clock at $V_{DD} = 5V$ and 25°C, (see Section 14.0 “Electrical Characteristics” for information on variation over voltage and temperature).

In addition, a calibration instruction is programmed into the last address of memory, which contains the calibration value for the internal RC oscillator. This location is always non-code protected, regardless of the code-protect settings. This value is programmed as a `MOVLW` $XX$ instruction where $XX$ is the calibration value, and is placed at the Reset vector. This will load the W register with the calibration value upon Reset and the PC will then roll over to the users program at address 0x000. The user then has the option of writing the value to the OSCCAL Register (05h) or ignoring it.

OSCCAL, when written to with the calibration value, will "trim" the internal oscillator to remove process variation from the oscillator frequency.

**Note:** Erasing the device will also erase the pre-programmed internal calibration value for the internal oscillator. The calibration value must be read prior to erasing the part so it can be reprogrammed correctly later.

For the PIC16F526 device, only bits 7:1 of OSCCAL are used for calibration. See Register 4-3 for more information.

**Note:** The bit 0 of the OSCCAL register is unimplemented and should be written as ‘0’ when modifying OSCCAL for compatibility with future devices.
8.3 Reset

The device differentiates between various kinds of Reset:

- Power-on Reset (POR)
- MCLR Reset during normal operation
- MCLR Reset during Sleep
- WDT Time-out Reset during normal operation
- WDT Time-out Reset during Sleep
- Wake-up from Sleep on pin change

Some registers are not reset in any way, they are unknown on POR and unchanged in any other Reset. Most other registers are reset to “Reset state” on Power-on Reset (POR), MCLR, WDT or Wake-up on pin change Reset during normal operation. They are not affected by a WDT Reset during Sleep or MCLR Reset during Sleep, since these Resets are viewed as resumption of normal operation. The exceptions to this are TO, PD and RBWUF bits. They are set or cleared differently in different Reset situations. These bits are used in software to determine the nature of Reset. See Table 8-3 for a full description of Reset states of all registers.

### Table 8-3: Reset Conditions for Registers

<table>
<thead>
<tr>
<th>Register</th>
<th>Address</th>
<th>Power-on Reset</th>
<th>MCLR Reset, WDT Time-out, Wake-up On Pin Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>W</td>
<td>–</td>
<td>qqqq qqqq(1)</td>
<td>qqqq qqqq(1)</td>
</tr>
<tr>
<td>INDF</td>
<td>00h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>TMR0</td>
<td>01h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>PCL</td>
<td>02h</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>STATUS</td>
<td>03h</td>
<td>0001 1xxx</td>
<td>qq0q quuu(2)</td>
</tr>
<tr>
<td>FSR</td>
<td>04h</td>
<td>100x xxxx</td>
<td>1uuu uuuu</td>
</tr>
<tr>
<td>OSCCAL</td>
<td>05h</td>
<td>1111 111-</td>
<td>uuuu uuu-</td>
</tr>
<tr>
<td>PORTB</td>
<td>06h</td>
<td>--xx xxxx</td>
<td>--uu uuuu</td>
</tr>
<tr>
<td>PORTC</td>
<td>07h</td>
<td>--xx xxxx</td>
<td>--uu uuuu</td>
</tr>
<tr>
<td>CMICON0</td>
<td>08h</td>
<td>q111 1111</td>
<td>quuu uuuu</td>
</tr>
<tr>
<td>ADCON0</td>
<td>09h</td>
<td>1111 1100</td>
<td>1111 1100</td>
</tr>
<tr>
<td>ADRES</td>
<td>0Ah</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>CM2CON0</td>
<td>0Bh</td>
<td>q111 1111</td>
<td>quuu uuuu</td>
</tr>
<tr>
<td>VRCON</td>
<td>0Ch</td>
<td>001-1111</td>
<td>uuuu-uuuu</td>
</tr>
<tr>
<td>OPTION</td>
<td>–</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>TRISB</td>
<td>–</td>
<td>--11 1111</td>
<td>--11 1111</td>
</tr>
<tr>
<td>TRISC</td>
<td>–</td>
<td>--11 1111</td>
<td>--11 1111</td>
</tr>
<tr>
<td>EECON</td>
<td>21h/61h</td>
<td>---0 x000</td>
<td>---0 q000</td>
</tr>
<tr>
<td>EEDATA</td>
<td>25h/65h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>EEADR</td>
<td>26h/66h</td>
<td>--xx xxxx</td>
<td>--uu uuuu</td>
</tr>
</tbody>
</table>

**Legend:**  
- u = unchanged, x = unknown, – = unimplemented bit, read as ‘0’, q = value depends on condition.  
- Note 1: Bits <7:1> of W register contain oscillator calibration values due to MOV LW XX instruction at top of memory.  
- Note 2: See Table 8-4 for Reset value for specific conditions.
### TABLE 8-4: RESET CONDITION FOR SPECIAL REGISTERS

<table>
<thead>
<tr>
<th>Description</th>
<th>STATUS Addr: 03h</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power-on Reset</td>
<td>0001 lxxx</td>
</tr>
<tr>
<td>MCLR Reset during normal operation</td>
<td>000u uuuu</td>
</tr>
<tr>
<td>MCLR Reset during Sleep</td>
<td>0001 0uuu</td>
</tr>
<tr>
<td>WDT Reset during Sleep</td>
<td>0000 0uuu</td>
</tr>
<tr>
<td>WDT Reset normal operation</td>
<td>0000 uuuu</td>
</tr>
<tr>
<td>Wake-up from Sleep on pin change</td>
<td>1001 0uuu</td>
</tr>
<tr>
<td>Wake-up from Sleep on comparator change</td>
<td>0101 0uuu</td>
</tr>
</tbody>
</table>

**Legend:**  
\[u\] = unchanged, \[x\] = unknown, – = unimplemented bit, read as ‘0’.
8.3.1 MCLR Enable
This Configuration bit, when unprogrammed (left in the ‘1’ state), enables the external MCLR function. When programmed, the MCLR function is tied to the internal VDD and the pin is assigned to be a I/O. See Figure 8-6.

FIGURE 8-6: MCLR SELECT

8.4 Power-on Reset (POR)
The PIC16F526 device incorporates an on-chip Power-on Reset (POR) circuitry, which provides an internal chip Reset for most power-up situations.
The on-chip POR circuit holds the chip in Reset until VDD has reached a high enough level for proper operation. To take advantage of the internal POR, program the RB3/MCLR/VPP pin as MCLR and tie through a resistor to VDD, or program the pin as RB3. An internal weak pull-up resistor is implemented using a transistor (refer to Table 14-5 for the pull-up resistor ranges). This will eliminate external RC components usually needed to create a Power-on Reset. A maximum rise time for VDD is specified. See Section 14.0 “Electrical Characteristics” for details.

When the device starts normal operation (exit the Reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating parameters are met.

A simplified block diagram of the on-chip Power-on Reset circuit is shown in Figure 8-7.

The Power-on Reset circuit and the Device Reset Timer (see Section 8.5 “Device Reset Timer (DRT)”) circuit are closely related. On power-up, the Reset latch is set and the DRT is reset. The DRT timer begins counting once it detects MCLR to be high. After the time-out period, which is typically 18 ms or 1 ms, it will reset the Reset latch and thus end the on-chip Reset signal.

A power-up example where MCLR is held low is shown in Figure 8-8. VDD is allowed to rise and stabilize before bringing MCLR high. The chip will actually come out of Reset TDRT msec after MCLR goes high.

In Figure 8-9, the on-chip Power-on Reset feature is being used (MCLR and VDD are tied together or the pin is programmed to be RB3. The VDD is stable before the start-up timer times out and there is no problem in getting a proper Reset. However, Figure 8-10 depicts a problem situation where VDD rises too slowly. The time between when the DRT senses that MCLR is high and when MCLR and VDD actually reach their full value, is too long. In this situation, when the start-up timer times out, VDD has not reached the VDD (min) value and the chip may not function correctly. For such situations, we recommend that external RC circuits be used to achieve longer POR delay times (Figure 8-9).

Note: When the device starts normal operation (exit the Reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met.

For additional information, refer to Application Notes AN522 “Power-Up Considerations” (DS00522) and AN607 “Power-up Trouble Shooting” (DS00607).
FIGURE 8-7: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT

- VDD
- Power-up Detect
- POR (Power-on Reset)
- RB3/MCLR/VPP
- MCLR
- WDT Time-out
- Pin Change
- Sleep
- Wake-up on pin Change Reset
- Comparator Change
- Wake-up on Comparator Change
- WDT Reset
- MCLRE
- Start-up Timer (10 ms, 1.125 ms or 18 ms)
- CHIP Reset

FIGURE 8-8: TIME-OUT SEQUENCE ON POWER-UP (MCLR PULLED LOW)

- VDD
- MCLR
- Internal POR
- DRT Time-out
- Internal Reset

FIGURE 8-9: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): FAST VDD RISE TIME

- VDD
- MCLR
- Internal POR
- DRT Time-out
- Internal Reset
FIGURE 8-10: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME

Note: When VDD rises slowly, the TDRT time-out expires long before VDD has reached its final value. In this example, the chip will reset properly if, and only if, V1 ≥ VDD min.
8.5 Device Reset Timer (DRT)

On the PIC16F526 device, the DRT runs any time the device is powered up. DRT runs from Reset and varies based on oscillator selection and Reset type (see Table 8-5).

The DRT operates on an internal RC oscillator. The processor is kept in Reset as long as the DRT is active. The DRT delay allows VDD to rise above VDD min. and for the oscillator to stabilize.

Oscillator circuits based on crystals or ceramic resonators require a certain time after power-up to establish a stable oscillation. The on-chip DRT keeps the device in a Reset condition after MCLR has reached a logic high (VIH MCLR) level. Programming RB3/MCLR/VPP as MCLR and using an external RC network connected to the MCLR input is not required in most cases. This allows savings in cost-sensitive and/or space restricted applications, as well as allowing the use of the RB3/MCLR/VPP pin as a general purpose input.

The Device Reset Time delays will vary from chip-to-chip due to VDD, temperature and process variation. See AC parameters for details.

The DRT will also be triggered upon a Watchdog Timer time-out from Sleep. This is particularly important for applications using the WDT to wake from Sleep mode automatically.

Reset sources are POR, MCLR, WDT time-out and wake-up on pin or comparator change. See Section 8.9.2 “Wake-up from Sleep”, Notes 1, 2 and 3.

8.6 Watchdog Timer (WDT)

The Watchdog Timer (WDT) is a free running on-chip RC oscillator, which does not require any external components. This RC oscillator is separate from the external RC oscillator of the RB5/OSC1/CLKIN pin and the internal 4/8 MHz oscillator. This means that the WDT will run even if the main processor clock has been stopped, for example, by execution of a SLEEP instruction. During normal operation or Sleep, a WDT Reset or wake-up Reset, generates a device Reset.

The TO bit of the STATUS register will be cleared upon a Watchdog Timer Reset.

The WDT can be permanently disabled by programming the configuration WDTE as a ‘0’ (see Section 8.1 “Configuration Bits”). Refer to the PIC16F526 Programming Specifications to determine how to access the Configuration Word.

<table>
<thead>
<tr>
<th>Oscillator Configuration</th>
<th>POR Reset</th>
<th>Subsequent Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>HS, XT, LP</td>
<td>18 ms</td>
<td>18 ms</td>
</tr>
<tr>
<td>EC</td>
<td>1.125 ms</td>
<td>10 μs</td>
</tr>
<tr>
<td>INTOSC, EXTRC</td>
<td>1.125 ms</td>
<td>10 μs</td>
</tr>
</tbody>
</table>

8.6.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms, (with no prescaler). If a longer time-out period is desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT (under software control) by writing to the OPTION register. Thus, a time-out period of a nominal 2.3 seconds can be realized. These periods vary with temperature, VDD and part-to-part process variations (see DC specs).

Under worst-case conditions (VDD = Min., Temperature = Max., max. WDT prescaler), it may take several seconds before a WDT time-out occurs.

8.6.2 WDT PROGRAMMING CONSIDERATIONS

The CLRWD T instruction clears the WDT and the postscaler, if assigned to the WDT, and prevents it from timing out and generating a device Reset.

The SLEEP instruction resets the WDT and the postscaler, if assigned to the WDT. This gives the maximum Sleep time before a WDT wake-up Reset.
FIGURE 8-11: WATCHDOG TIMER BLOCK DIAGRAM

From Timer0 Clock Source
(Figure 7-1)

Watchdog Time

WDT Enable Configuration Bit

Postscaler

8-to-1 MUX

PSA

To Timer0 (Figure 7-4)

MUX

WDT Time-out

Note 1: PSA, PS<2:0> are bits in the OPTION register.

TABLE 8-6: SUMMARY OF REGISTERS ASSOCIATED WITH THE WATCHDOG TIMER

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-On Reset</th>
<th>Value on All Other Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>N/A</td>
<td>OPTION</td>
<td>RBWU</td>
<td>RBPU</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
</tbody>
</table>

Legend: Shaded boxes = Not used by Watchdog Timer.
8.7 Time-out Sequence, Power-down and Wake-up from Sleep Status Bits (TO, PD, RBWUF, CWUF)

The TO, PD and RBWUF bits in the STATUS register can be tested to determine if a Reset condition has been caused by a power-up condition, a MCLR or Watchdog Timer (WDT) Reset.

TABLE 8-7: TO/PD/RBWUF/CWUF STATUS AFTER RESET

<table>
<thead>
<tr>
<th>CWUF</th>
<th>RBWUF</th>
<th>TO</th>
<th>PD</th>
<th>Reset Caused By</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>WDT wake-up from Sleep</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>u</td>
<td>WDT time-out (not from Sleep)</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>MCLR wake-up from Sleep</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Power-up</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>u</td>
<td>u</td>
<td>MCLR not during Sleep</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Wake-up from Sleep on pin change</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Wake up from Sleep on comparator change</td>
</tr>
</tbody>
</table>

Legend:  u = unchanged

Note 1: The TO, PD and RBWUF bits maintain their status (u) until a Reset occurs. A low-pulse on the MCLR input does not change the TO, PD and RBWUF Status bits.

8.8 Reset on Brown-out

A brown-out is a condition where device power (VDD) dips below its minimum value, but not to zero, and then recovers. The device should be reset in the event of a brown-out.

To reset PIC16F526 devices when a brown-out occurs, external brown-out protection circuits may be built, as shown in Figure 8-12 and Figure 8-13.

FIGURE 8-12: BROWN-OUT PROTECTION CIRCUIT 1

Note 1: This circuit will activate Reset when VDD goes below Vz + 0.7V (where Vz = Zener voltage).
2: Pin must be configured as MCLR.

FIGURE 8-13: BROWN-OUT PROTECTION CIRCUIT 2

Note 1: This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when VDD is below a certain level such that:
\[ VDD \times \frac{R1}{R1 + R2} = 0.7V \]
2: Pin must be configured as MCLR.

FIGURE 8-14: BROWN-OUT PROTECTION CIRCUIT 3

Note: This brown-out protection circuit employs Microchip Technology’s MCP809 microcontroller supervisor. There are 7 different trip point selections to accommodate 5V to 3V systems.
8.9 Power-down Mode (Sleep)
A device may be powered down (Sleep) and later powered up (wake-up from Sleep).

8.9.1 SLEEP
The Power-Down mode is entered by executing a SLEEP instruction.
If enabled, the Watchdog Timer will be cleared but keeps running, the TO bit of the STATUS register is set, the PD bit of the STATUS register is cleared and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, driving low or high-impedance).

Note: A Reset generated by a WDT time-out does not drive the MCLR pin low.

For lowest current consumption while powered down, the T0CKI input should be at VDD or VSS and the RB3/MCLR/VPP pin must be at a logic high level if MCLR is enabled.

8.9.2 WAKE-UP FROM SLEEP
The device can wake-up from Sleep through one of the following events:
1. An external Reset input on RB3/MCLR/VPP pin, when configured as MCLR.
2. A Watchdog Timer Time-out Reset (if WDT was enabled).
3. A change on input pin RB0, RB1, RB3 or RB4 when wake-up on change is enabled.
4. A change in one of the comparator output bits, C1OUT or C2OUT (if comparator wake-up is enabled).

These events cause a device Reset. The TO, PD and CWUF/RBWUF bits can be used to determine the cause of device Reset. The TO bit is cleared if a WDT time-out occurred (and caused wake-up). The PD bit, which is set on power-up, is cleared when SLEEP is invoked. The CWUF bit indicates a change in a comparator output state while the device was in Sleep. The RBWUF bit indicates a change in state while in Sleep at pins RB0, RB1, RB3 or RB4 (since the last file or bit operation on RB port).

Note: Caution: Right before entering Sleep, read the input pins. When in Sleep, wake-up occurs when the values at the pins change from the state they were in at the last reading. If a wake-up on change occurs and the pins are not read before re-entering Sleep, a wake-up will occur immediately even if no pins change while in Sleep mode.

The WDT is cleared when the device wakes from Sleep, regardless of the wake-up source.

Note: Caution: Right before entering Sleep, read the comparator Configuration register(s) CM1CON0 and CM2CON0. When in Sleep, wake-up occurs when the comparator output bit C1OUT and C2OUT change from the state they were in at the last reading. If a wake-up on comparator change occurs and the pins are not read before re-entering Sleep, a wake-up will occur immediately, even if no pins change while in Sleep mode.
8.10 Program Verification/Code Protection

If the code protection bit has not been programmed, the on-chip program memory can be read out for verification purposes.

The first 64 locations and the last location (OSCCAL) can be read, regardless of the code protection bit setting.

The last memory location can be read regardless of the code protection bit setting on the PIC16F526 device.

8.11 ID Locations

Four memory locations are designated as ID locations where the user can store checksum or other code identification numbers. These locations are not accessible during normal execution, but are readable and writable during Program/Verify.

Use only the lower 4 bits of the ID locations and always program the upper 8 bits as ‘0’s.

8.12 In-Circuit Serial Programming™

The PIC16F526 microcontroller can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware, or a custom firmware, to be programmed.

The devices are placed into a Program/Verify mode by holding the RB1 and RB0 pins low while raising the MCLR (VPP) pin from VIL to VIH (see programming specification). RB1 becomes the programming clock and B0 becomes the programming data. Both RB1 and RB0 are Schmitt Trigger inputs in this mode.

After Reset, a 6-bit command is then supplied to the device. Depending on the command, 14 bits of program data are then supplied to or from the device, depending if the command was a Load or a Read. For complete details of serial programming, please refer to the PIC16F526 Programming Specifications.

A typical In-Circuit Serial Programming connection is shown in Figure 8-15.
9.0 ANALOG-TO-DIGITAL (A/D) CONVERTER

The A/D Converter allows conversion of an analog signal into an 8-bit digital signal.

9.1 Clock Divisors

The ADC has 4 clock source settings ADCS<1:0>. There are 3 divisor values 16, 8 and 4. The fourth setting is INTOSC with a divisor of 4. These settings will allow a proper conversion when using an external oscillator at speeds from 20 MHz to 350 kHz. Using an external oscillator at a frequency below 350 kHz requires the ADC oscillator setting to be INTOSC/4 (ADCS<1:0> = 11) for valid ADC results.

The ADC requires 13 TAD periods to complete a conversion. The divisor values do not affect the number of TAD periods required to perform a conversion. The divisor values determine the length of the TAD period.

When the ADCS<1:0> bits are changed while an ADC conversion is in process, the new ADC clock source will not be selected until the next conversion is started. This clock source selection will be lost when the device enters Sleep.

9.1.1 VOLTAGE REFERENCE

There is no external voltage reference for the ADC. The ADC reference voltage will always be VDD.

9.1.2 ANALOG MODE SELECTION

The ANS<1:0> bits are used to configure pins for analog input. Upon any Reset, ANS<1:0> defaults to 11. This configures pins AN0, AN1 and AN2 as analog inputs. The comparator output, C1OUT, will override AN2 as an input if the comparator output is enabled. Pins configured as analog inputs are not available for digital output. Users should not change the ANS bits while a conversion is in process. ANS bits are active regardless of the condition of ADON.

9.1.3 ADC CHANNEL SELECTION

The CHS bits are used to select the analog channel to be sampled by the ADC. The CHS<1:0> bits can be changed at any time without adversely affecting a conversion. To acquire an analog signal the CHS<1:0> selection must match one of the pin(s) selected by the ANS<1:0> bits. When the ADC is on (ADON = 1) and a channel is selected that is also being used by the comparator, then both the comparator and the ADC will see the analog voltage on the pin.

Note: It is the users responsibility to ensure that use of the ADC and comparator simultaneously on the same pin, does not adversely affect the signal being monitored or adversely effect device operation.

When the CHS<1:0> bits are changed during an ADC conversion, the new channel will not be selected until the current conversion is completed. This allows the current conversion to complete with valid results. All channel selection information will be lost when the device enters Sleep.

TABLE 9-1: CHANNEL SELECT (ADCS) BITS AFTER AN EVENT

<table>
<thead>
<tr>
<th>Event</th>
<th>ADCS&lt;1:0&gt;</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCLR</td>
<td>11</td>
</tr>
<tr>
<td>Conversion completed</td>
<td>CS&lt;1:0&gt;</td>
</tr>
<tr>
<td>Conversion terminated</td>
<td>CS&lt;1:0&gt;</td>
</tr>
<tr>
<td>Power-on</td>
<td>11</td>
</tr>
<tr>
<td>Wake from Sleep</td>
<td>11</td>
</tr>
</tbody>
</table>

9.1.4 THE GO/DONE BIT

The GO/DONE bit is used to determine the status of a conversion, to start a conversion and to manually halt a conversion in process. Setting the GO/DONE bit starts a conversion. When the conversion is complete, the ADC module clears the GO/DONE bit. A conversion can be terminated by manually clearing the GO/DONE bit while a conversion is in process. Manual termination of a conversion may result in a partially converted result in ADRES.

The GO/DONE bit is cleared when the device enters Sleep, stopping the current conversion. The ADC does not have a dedicated oscillator, it runs off of the instruction clock. Therefore, no conversion can occur in sleep.

The GO/DONE bit cannot be set when ADON is clear.
9.1.5 SLEEP

This ADC does not have a dedicated ADC clock, and therefore, no conversion in Sleep is possible. If a conversion is underway and a Sleep command is executed, the GO/DONE and ADON bit will be cleared. This will stop any conversion in process and power-down the ADC module to conserve power. Due to the nature of the conversion process, the ADRES may contain a partial conversion. At least 1 bit must have been converted prior to Sleep to have partial conversion data in ADRES. The ADCS and CHS bits are reset to their default condition; ANS<1:0> = 11 and CHS<1:0> = 11.

- For accurate conversions, TAD must meet the following:
  - 500 ns < TAD < 50 μs
  - TAD = 1/(Fosc/divisor)

Shaded areas indicate TAD out of range for accurate conversions. If analog input is desired at these frequencies, use INTOSC/8 for the ADC clock source.

<table>
<thead>
<tr>
<th>Source</th>
<th>ADCS &lt;1:0&gt;</th>
<th>Divisor</th>
<th>20 MHz</th>
<th>16 MHz</th>
<th>8 MHz</th>
<th>4 MHz</th>
<th>1 MHz</th>
<th>500 kHz</th>
<th>350 kHz</th>
<th>200 kHz</th>
<th>100 kHz</th>
<th>32 kHz</th>
</tr>
</thead>
<tbody>
<tr>
<td>INTOSC</td>
<td>11</td>
<td>4</td>
<td>—</td>
<td>—</td>
<td>.5 μs</td>
<td>1 μs</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>FOSC</td>
<td>10</td>
<td>4</td>
<td>.2 μs</td>
<td>.25 μs</td>
<td>.5 μs</td>
<td>1 μs</td>
<td>4 μs</td>
<td>8 μs</td>
<td>11 μs</td>
<td>20 μs</td>
<td>40 μs</td>
<td>125 μs</td>
</tr>
<tr>
<td>FOSC</td>
<td>01</td>
<td>8</td>
<td>.4 μs</td>
<td>.5 μs</td>
<td>1 μs</td>
<td>2 μs</td>
<td>8 μs</td>
<td>16 μs</td>
<td>23 μs</td>
<td>40 μs</td>
<td>80 μs</td>
<td>250 μs</td>
</tr>
<tr>
<td>FOSC</td>
<td>00</td>
<td>16</td>
<td>.8 μs</td>
<td>1 μs</td>
<td>2 μs</td>
<td>4 μs</td>
<td>16 μs</td>
<td>32 μs</td>
<td>46 μs</td>
<td>80 μs</td>
<td>160 μs</td>
<td>500 μs</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Enter</th>
<th>ANS1</th>
<th>ANS0</th>
<th>ADCS1</th>
<th>ADCS0</th>
<th>CHS1</th>
<th>CHS0</th>
<th>GO/DONE</th>
<th>ADON</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep</td>
<td>Unchanged</td>
<td>Unchanged</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Wake</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
9.1.6 **ANALOG CONVERSION RESULT REGISTER**

The ADRES register contains the results of the last conversion. These results are present during the sampling period of the next analog conversion process. After the sampling period is over, ADRES is cleared (= 0). A ‘leading one’ is then right shifted into the ADRES to serve as an internal conversion complete bit. As each bit weight, starting with the MSB, is converted, the leading one is shifted right and the converted bit is stuffed into ADRES. After a total of 9 right shifts of the ‘leading one’ have taken place, the conversion is complete; the ‘leading one’ has been shifted out and the GO/DONE bit is cleared.

If the GO/DONE bit is cleared in software during a conversion, the conversion stops. The data in ADRES is the partial conversion result. This data is valid for the bit weights that have been converted. The position of the ‘leading one’ determines the number of bits that have been converted. The bits that were not converted before the GO/DONE was cleared are unrecoverable.

**REGISTER 9-1: ADCON0: A/D CONTROL REGISTER**

<table>
<thead>
<tr>
<th>R/W-1</th>
<th>R/W-1</th>
<th>R/W-1</th>
<th>R/W-1</th>
<th>R/W-1</th>
<th>R/W-0</th>
<th>R/W-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ANS1</td>
<td>ANS0</td>
<td>ADCS1</td>
<td>ADCS0</td>
<td>CHS1</td>
<td>CHS0</td>
<td>GO/DONE</td>
</tr>
</tbody>
</table>

**Legend:**
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- **-n** = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- **x** = Bit is unknown

**bit 7-6**

**ANS<1:0>: ADC Analog Input Pin Select bits**(1), (2), (5)

- **00** = No pins configured for analog input
- **01** = AN2 configured as an analog input
- **10** = AN2 and AN0 configured as analog inputs
- **11** = AN2, AN1 and AN0 configured as analog inputs

**bit 5-4**

**ADCS<1:0>: ADC Conversion Clock Select bits**

- **00** = FOSC/16
- **01** = FOSC/8
- **10** = FOSC/4
- **11** = INTOSC/4

**bit 3-2**

**CHS<1:0>: ADC Channel Select bits**(3, 5)

- **00** = Channel AN0
- **01** = Channel AN1
- **10** = Channel AN2
- **11** = 0.6V absolute voltage reference

**bit 1**

**GO/DONE: ADC Conversion Status bit**(4)

- **1** = ADC conversion in progress. Setting this bit starts an ADC conversion cycle. This bit is automatically cleared by hardware when the ADC is done converting.
- **0** = ADC conversion completed/not in progress. Manually clearing this bit while a conversion is in process terminates the current conversion.

**bit 0**

**ADON: ADC Enable bit**

- **1** = ADC module is operating
- **0** = ADC module is shut-off and consumes no power

**Note 1:** When the ANS bits are set, the channels selected will automatically be forced into Analog mode, regardless of the pin function previously defined. The only exception to this is the comparator, where the analog input to the comparator and the ADC will be active at the same time. It is the users responsibility to ensure that the ADC loading on the comparator input does not affect their application.

**Note 2:** The ANS<1:0> bits are active regardless of the condition of ADON.

**Note 3:** CHS<1:0> bits default to **11** after any Reset.

**Note 4:** If the ADON bit is clear, the GO/DONE bit cannot be set.

**Note 5:** C1OUT, when enabled, overrides AN2.
EXAMPLE 9-1: PERFORMING AN ANALOG-TO-DIGITAL CONVERSION

;Sample code operates out of BANK0
MOVlw 0xF1 ;configure A/D
Movwf ADCON0
Bsf ADCON0, 1 ;start conversion
loop0 Btfsc ADCON0, 1;wait for 'DONE'
Goto loop0
Movf ADDR, w ;read result
Movwf result0 ;save result
Bsf ADCON0, 2 ;setup for read of
channel 1
Bsf ADCON0, 1 ;start conversion
loop1 Btfsc ADCON0, 1;wait for 'DONE'
Goto loop1
Movf ADDR, w ;read result
Movwf result1 ;save result
Bsf ADCON0, 3 ;setup for read of
BCF ADCON0, 2 ;channel 2
Bsf ADCON0, 1 ;start conversion
loop2 Btfsc ADCON0, 1;wait for 'DONE'
Goto loop2
Movf ADDR, w ;read result
Movwf result2 ;save result

EXAMPLE 9-2: CHANNEL SELECTION CHANGE DURING CONVERSION

MOVLW 0xF1 ;configure A/D
MOVWF ADCON0
BSF ADCON0, 1 ;start conversion
BSF ADCON0, 2 ;setup for read of
channel 1
loop0 BTFSC ADCON0, 1;wait for 'DONE'
GOTO loop0
MOVF ADDR, W ;read result
MOVWF result0 ;save result
BSF ADCON0, 1 ;start conversion
BSF ADCON0, 3 ;setup for read of
BCF ADCON0, 2 ;channel 2
loop1 BTFSC ADCON0, 1;wait for 'DONE'
GOTO loop1
MOVF ADDR, W ;read result
MOVWF result1 ;save result
BSF ADCON0, 1 ;start conversion
loop2 BTFSC ADCON0, 1;wait for 'DONE'
GOTO loop2
MOVF ADDR, W ;read result
MOVWF result2 ;save result
CLRF ADCON0 ;optional: returns
;pins to Digital mode and turns off
;the ADC module
10.0 COMPARATOR(S)

This device contains two comparators and a comparator voltage reference.

REGISTER 10-1: CM1CON0: COMPARATOR C1 CONTROL REGISTER

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1OUT</td>
<td>C1OUTEN</td>
<td>C1POL</td>
<td>C1T0CS</td>
<td>C1ON</td>
<td>C1NREF</td>
<td>C1PREF</td>
<td>C1WU</td>
</tr>
<tr>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
</tr>
</tbody>
</table>

Legend:
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as ‘0’
- n = Value at POR
- ’1’ = Bit is set
- ’0’ = Bit is cleared
- x = Bit is unknown

- C1OUT: Comparator Output bit
  1 = VIN+ > VIN-
  0 = VIN+ < VIN-

- C1OUTEN: Comparator Output Enable bit \(^{(1)}\), \(^{(2)}\)
  1 = Output of comparator is NOT placed on the C1OUT pin
  0 = Output of comparator is placed in the C1OUT pin

- C1POL: Comparator Output Polarity bit \(^{(2)}\)
  1 = Output of comparator is not inverted
  0 = Output of comparator is inverted

- C1T0CS: Comparator TMR0 Clock Source bit \(^{(2)}\)
  1 = TMR0 clock source selected by T0CS control bit
  0 = Comparator output used as TMR0 clock source

- C1ON: Comparator Enable bit
  1 = Comparator is on
  0 = Comparator is off

- C1NREF: Comparator Negative Reference Select bit \(^{(2)}\)
  1 = C1IN- pin
  0 = 0.6V VREF

- C1PREF: Comparator Positive Reference Select bit \(^{(2)}\)
  1 = C1IN+ pin
  0 = C1IN- pin

- C1WU: Comparator Wake-up On Change Enable bit \(^{(2)}\)
  1 = Wake-up On Comparator Change is disabled
  0 = Wake-up On Comparator Change is enabled

Note 1: Overrides T0CS bit for TRIS control of RB2.

2: When comparator is turned on, these control bits assert themselves. Otherwise, the other registers have precedence.
## REGISTER 10-2: CM2CON0: COMPARATOR C2 CONTROL REGISTER

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Description</th>
<th>Value at POR</th>
<th>Action</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>C2OUTEN</td>
<td>Comparator Output Enable bit</td>
<td>1</td>
<td>Output of comparator is NOT placed on the C2OUT pin</td>
</tr>
<tr>
<td>10</td>
<td>C2OUT</td>
<td>Comparator Output bit</td>
<td>1</td>
<td>VIN+ &gt; VIN-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>VIN+ &lt; VIN-</td>
</tr>
<tr>
<td>9</td>
<td>C2POL</td>
<td>Comparator Output Polarity bit</td>
<td>1</td>
<td>Output of comparator not inverted</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>Output of comparator inverted</td>
</tr>
<tr>
<td>8</td>
<td>C2PREF2</td>
<td>Comparator Positive Reference Select bit</td>
<td>1</td>
<td>C1IN+ pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>C2IN- pin</td>
</tr>
<tr>
<td>7</td>
<td>C2ON</td>
<td>Comparator Enable bit</td>
<td>1</td>
<td>Comparator is on</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>Comparator is off</td>
</tr>
<tr>
<td>6</td>
<td>C2NREF</td>
<td>Comparator Negative Reference Select bit</td>
<td>1</td>
<td>C2IN- pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>CVREF</td>
</tr>
<tr>
<td>5</td>
<td>C2PREF1</td>
<td>Comparator Positive Reference Select bit</td>
<td>1</td>
<td>C2IN+ pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>C2PREF2 controls analog input selection</td>
</tr>
<tr>
<td>4</td>
<td>C2WU</td>
<td>Comparator Wake-up on Change Enable bit</td>
<td>1</td>
<td>Wake-up on Comparator change is disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>Wake-up on Comparator change is enabled</td>
</tr>
</tbody>
</table>

**Legend:**
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- **-n** = Value at POR
- **‘1’** = Bit is set
- **‘0’** = Bit is cleared
- **x** = Bit is unknown

**Note 1:** Overrides TOCS bit for TRIS control of RC4.

**Note 2:** When comparator is turned on, these control bits assert themselves. Otherwise, the other registers have precedence.
FIGURE 10-1: COMPARATORS BLOCK DIAGRAM
10.1 Comparator Operation
A single comparator is shown in Figure 10-2 along with the relationship between the analog input levels and the digital output. When the analog input at VIN+ is less than the analog input VIN-, the output of the comparator is a digital low level. The shaded area of the output of the comparator in Figure 10-2 represent the uncertainty due to input offsets and response time. See Table 14-2 for Common Mode Voltage.

10.2 Comparator Reference
An internal reference signal may be used depending on the comparator operating mode. The analog signal that is present at VIN- is compared to the signal at VIN+, and the digital output of the comparator is adjusted accordingly (Figure 10-2). Please see Section 11.0 “Comparator Voltage Reference Module” for internal reference specifications.

10.3 Comparator Response Time
Response time is the minimum time after selecting a new reference voltage or input source before the comparator output is to have a valid level. If the comparator inputs are changed, a delay must be used to allow the comparator to settle to its new state. Please see Table 14-3 for comparator response time specifications.

10.4 Comparator Output
The comparator output is read through the CM1CON0 or CM2CON0 register. This bit is read-only. The comparator output may also be used externally, see Figure 10-1.

10.5 Comparator Wake-up Flag
The Comparator Wake-up Flag is set whenever all of the following conditions are met:
- \( \overline{C1\text{WU}} = 0 \) (CM1CON0<0>) or \( \overline{C2\text{WU}} = 0 \) (CM2CON0<0>)
- CM1CON0 or CM2CON0 has been read to latch the last known state of the C1OUT and C2OUT bit (\text{MOVF CM1CON0, W})
- Device is in Sleep
- The output of a comparator has changed state

The wake-up flag may be cleared in software or by another device Reset.

10.6 Comparator Operation During Sleep
When the comparator is enabled it is active. To minimize power consumption while in Sleep mode, turn off the comparator before entering Sleep.

10.7 Effects of Reset
A Power-on Reset (POR) forces the CM2CON0 register to its Reset state. This forces the Comparator input pins to analog Reset mode. Device current is minimized when analog inputs are present at Reset time.

10.8 Analog Input Connection Considerations
A simplified circuit for an analog input is shown in Figure 10-3. Since the analog pins are connected to a digital output, they have reverse biased diodes to VDD and VSS. The analog input, therefore, must be between Vss and VDD. If the input voltage deviates from this range by more than 0.6V in either direction, one of the diodes is forward biased and a latch-up may occur. A maximum source impedance of 10 kΩ is recommended for the analog sources. Any external component connected to an analog input pin, such as a capacitor or a Zener diode, should have very little leakage current.
FIGURE 10-3: ANALOG INPUT MODE

TABLE 10-1: REGISTERS ASSOCIATED WITH COMPARATOR MODULE

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on POR</th>
<th>Value on All Other Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>STATUS</td>
<td>RBWUF</td>
<td>CWUF</td>
<td>PA0</td>
<td>TO</td>
<td>PD</td>
<td>Z</td>
<td>DC</td>
<td>C</td>
<td>0001 lxxx</td>
<td>qq0q quuu</td>
</tr>
<tr>
<td>CM1CON0</td>
<td>C1OUT</td>
<td>COUTEN</td>
<td>C1POL</td>
<td>CT0CS</td>
<td>C1ON</td>
<td>C1NREF</td>
<td>C1PREF</td>
<td>C1WU</td>
<td>q111 1111</td>
<td>quuu quuu</td>
</tr>
<tr>
<td>CM2CON0</td>
<td>C2OUT</td>
<td>C2OUTE</td>
<td>C2POL</td>
<td>C2REF2</td>
<td>C2ON</td>
<td>C2NREF</td>
<td>C2PREF1</td>
<td>C2WU</td>
<td>q111 1111</td>
<td>quuu quuu</td>
</tr>
<tr>
<td>TRIS</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>--11 1111</td>
<td>--11 1111</td>
</tr>
</tbody>
</table>

Legend:  
- \( x \) = Unknown, \( u \) = Unchanged, \( – \) = Unimplemented, read as ‘0’, \( q \) = Depends on condition.
11.0 COMPARATOR VOLTAGE REFERENCE MODULE

The Comparator Voltage Reference module also allows the selection of an internally generated voltage reference for one of the C2 comparator inputs. The VRCON register (Register 11-1) controls the Voltage Reference module shown in Figure 11-1.

11.1 Configuring The Voltage Reference

The voltage reference can output 32 voltage levels; 16 in a high range and 16 in a low range.

Equation 11-1 determines the output voltages:

\[
\text{EQUATION 11-1:} \\
\text{VRR = 1 (low range): } CVREF = (\text{VR}<3:0>/24) \times VDD \\
\text{VRR = 0 (high range): } CVREF = (VDD/4) + (\text{VR}<3:0>/32) \times VDD
\]

REGISTER 11-1: VRCON: VOLTAGE REFERENCE CONTROL REGISTER

<table>
<thead>
<tr>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>U-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>VREN</td>
<td>VROE</td>
<td>VRR</td>
<td>—</td>
<td>VR3</td>
<td>VR2</td>
<td>VR1</td>
<td>VR0</td>
</tr>
</tbody>
</table>

Legend:
R = Readable bit  W = Writable bit  U = Unimplemented bit, read as ‘0’

-\(n\) = Value at POR  ‘1’ = Bit is set  ‘0’ = Bit is cleared  \(x\) = Bit is unknown

bit 7  VREN: CVREF Enable bit
\(1\) = CVREF is powered on
\(0\) = CVREF is powered down, no current is drawn

bit 6  VROE: CVREF Output Enable bit\(^{(1)}\)
\(1\) = CVREF output is enabled
\(0\) = CVREF output is disabled

bit 5  VRR: CVREF Range Selection bit
\(1\) = Low range
\(0\) = High range

bit 4  Unimplemented: Read as ‘0’

bit 3-0 VR<3:0>: CVREF Value Selection bit
When \(VRR = 1\): CVREF = (\text{VR}<3:0>/24) \times VDD
When \(VRR = 0\): CVREF = VDD/4 + (\text{VR}<3:0>/32) \times VDD

Note 1: When this bit is set, the TRIS for the CVREF pin is overridden and the analog voltage is placed on the CVREF pin.

11.2 Voltage Reference Accuracy/Error

The full range of VSS to VDD cannot be realized due to construction of the module. The transistors on the top and bottom of the resistor ladder network (Figure 11-1) keep CVREF from approaching VSS or VDD. The exception is when the module is disabled by clearing the VREN bit of the VRCON register. When disabled, the reference voltage is Vss when VR<3:0> is ‘0000’ and the VRR bit of the VRCON register is set. This allows the comparator to detect a zero-crossing and not consume the CVREF module current.

The voltage reference is VDD derived and, therefore, the CVREF output changes with fluctuations in VDD. The tested absolute accuracy of the comparator voltage reference can be found in Section 14.0 “Electrical Characteristics”.

\[\text{EQUATION 11-1:} \\
\text{VRR = 1 (low range): } CVREF = (\text{VR}<3:0>/24) \times VDD \\
\text{VRR = 0 (high range): } CVREF = (VDD/4) + (\text{VR}<3:0>/32) \times VDD\]
TABLE 11-1:  REGISTERS ASSOCIATED WITH COMPARATOR VOLTAGE REFERENCE

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on POR</th>
<th>Value on all other Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>VRCON</td>
<td>VREN</td>
<td>VROE</td>
<td>VRR</td>
<td>—</td>
<td>VR3</td>
<td>VR2</td>
<td>VR1</td>
<td>VR0</td>
<td>001- 1111</td>
<td>uuu- uuuu</td>
</tr>
<tr>
<td>CM1CON0</td>
<td>C1OUT</td>
<td>C1OUTEN</td>
<td>C1POL</td>
<td>C1T0CS</td>
<td>C1ON</td>
<td>C1NREF</td>
<td>C1PREF</td>
<td>C1WU</td>
<td>q111 1111</td>
<td>quuu uuuu</td>
</tr>
<tr>
<td>CM2CON0</td>
<td>C2OUT</td>
<td>C2OUTEN</td>
<td>C2POL</td>
<td>C2PREF2</td>
<td>C2ON</td>
<td>C2NREF</td>
<td>C2PREF1</td>
<td>C2WU</td>
<td>q111 1111</td>
<td>quuu uuuu</td>
</tr>
</tbody>
</table>

Legend:  
= unknown,  
= unchanged,  
= unimplemented, read as ‘0’,  
= value depends on condition.
12.0 INSTRUCTION SET SUMMARY

The PIC16 instruction set is highly orthogonal and is comprised of three basic categories.

- **Byte-oriented** operations
- **Bit-oriented** operations
- **Literal and control** operations

Each PIC16 instruction is a 12-bit word divided into an **opcode**, which specifies the instruction type, and one or more **operands** which further specify the operation of the instruction. The formats for each of the categories is presented in Figure 12-1, while the various opcode fields are summarized in Table 12-1.

For **byte-oriented** instructions, ‘f’ represents a file register designator and ‘d’ represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, ‘b’ represents a bit field designator which selects the number of the bit affected by the operation, while ‘f’ represents the number of the file in which the bit is located.

For **literal and control** operations, ‘k’ represents an 8 or 9-bit constant or literal value.

### TABLE 12-1: OPCODE FIELD DESCRIPTIONS

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>f</td>
<td>Register file address (0x00 to 0x7F)</td>
</tr>
<tr>
<td>W</td>
<td>Working register (accumulator)</td>
</tr>
<tr>
<td>b</td>
<td>Bit address within an 8-bit file register</td>
</tr>
<tr>
<td>k</td>
<td>Literal field, constant data or label</td>
</tr>
<tr>
<td>x</td>
<td>Don’t care location (= 0 or 1)</td>
</tr>
<tr>
<td></td>
<td>The assembler will generate code with x = 0. It is the recommended form of use for compatibility with all Microchip software tools.</td>
</tr>
<tr>
<td>d</td>
<td>Destination select; d = 0 (store result in W)</td>
</tr>
<tr>
<td></td>
<td>d = 1 (store result in file register ‘f’)</td>
</tr>
<tr>
<td></td>
<td>Default is d = 1</td>
</tr>
<tr>
<td>label</td>
<td>Label name</td>
</tr>
<tr>
<td>TOS</td>
<td>Top-of-Stack</td>
</tr>
<tr>
<td>PC</td>
<td>Program Counter</td>
</tr>
<tr>
<td>WDT</td>
<td>Watchdog Timer counter</td>
</tr>
<tr>
<td>TO</td>
<td>Time-out bit</td>
</tr>
<tr>
<td>PD</td>
<td>Power-down bit</td>
</tr>
<tr>
<td>dest</td>
<td>Destination, either the W register or the specified register file location</td>
</tr>
<tr>
<td>[ ]</td>
<td>Options</td>
</tr>
<tr>
<td>( )</td>
<td>Contents</td>
</tr>
<tr>
<td>☑</td>
<td>Assigned to</td>
</tr>
<tr>
<td>≟</td>
<td>Register bit field</td>
</tr>
<tr>
<td>⊂</td>
<td>In the set of</td>
</tr>
<tr>
<td>italics</td>
<td>User defined term (font is courier)</td>
</tr>
</tbody>
</table>

All instructions are executed within a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 µs. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 µs.

Figure 12-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhh

where ‘h’ signifies a hexadecimal digit.

**FIGURE 12-1: GENERAL FORMAT FOR INSTRUCTIONS**

**Byte-oriented file register operations**

<table>
<thead>
<tr>
<th>OPCODE</th>
<th>d</th>
<th>f (FILE #)</th>
</tr>
</thead>
<tbody>
<tr>
<td>d = 0 for destination W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>d = 1 for destination f</td>
<td></td>
<td></td>
</tr>
<tr>
<td>f = 5-bit file register address</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bit-oriented file register operations**

<table>
<thead>
<tr>
<th>OPCODE</th>
<th>b (BIT #)</th>
<th>f (FILE #)</th>
</tr>
</thead>
<tbody>
<tr>
<td>b = 3-bit bit address</td>
<td></td>
<td></td>
</tr>
<tr>
<td>f = 5-bit file register address</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Literal and control operations (except GOTO)**

<table>
<thead>
<tr>
<th>OPCODE</th>
<th>k (literal)</th>
</tr>
</thead>
<tbody>
<tr>
<td>k = 8-bit immediate value</td>
<td></td>
</tr>
</tbody>
</table>

**Literal and control operations – GOTO instruction**

<table>
<thead>
<tr>
<th>OPCODE</th>
<th>k (literal)</th>
</tr>
</thead>
<tbody>
<tr>
<td>k = 9-bit immediate value</td>
<td></td>
</tr>
</tbody>
</table>
### TABLE 12-2: INSTRUCTION SET SUMMARY

<table>
<thead>
<tr>
<th>Mnemonic, Operands</th>
<th>Description</th>
<th>Cycles</th>
<th>12-Bit Opcode MSb</th>
<th>Status Affected</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADDWF f, d</td>
<td>Add W and f</td>
<td>1</td>
<td>0001 11df ffff</td>
<td>C, DC, Z</td>
<td>1, 2, 4</td>
</tr>
<tr>
<td>ANDWF f, d</td>
<td>AND W with f</td>
<td>1</td>
<td>0001 01df ffff</td>
<td>Z</td>
<td>2, 4</td>
</tr>
<tr>
<td>CLRF f</td>
<td>Clear f</td>
<td>1</td>
<td>0000 011f ffff</td>
<td>Z</td>
<td>4</td>
</tr>
<tr>
<td>CLRW —</td>
<td>Clear W</td>
<td>1</td>
<td>0000 0100 0000</td>
<td>Z</td>
<td></td>
</tr>
<tr>
<td>COMF f, d</td>
<td>Complement f</td>
<td>1</td>
<td>0010 01df ffff</td>
<td>Z</td>
<td></td>
</tr>
<tr>
<td>DECF f, d</td>
<td>Decrement f</td>
<td>1</td>
<td>0000 11df ffff</td>
<td>Z</td>
<td>4</td>
</tr>
<tr>
<td>DECFSZ f, d</td>
<td>Decrement f, Skip if 0</td>
<td>1&lt;sup&gt;(2)&lt;/sup&gt;</td>
<td>0010 11df ffff</td>
<td>None</td>
<td>2, 4</td>
</tr>
<tr>
<td>INC f, d</td>
<td>Increment f</td>
<td>1</td>
<td>0010 10df ffff</td>
<td>Z</td>
<td>2, 4</td>
</tr>
<tr>
<td>INCFSZ f, d</td>
<td>Increment f, Skip if 0</td>
<td>1&lt;sup&gt;(2)&lt;/sup&gt;</td>
<td>0011 11df ffff</td>
<td>None</td>
<td>2, 4</td>
</tr>
<tr>
<td>IORWF f, d</td>
<td>Inclusive OR W with f</td>
<td>1</td>
<td>0001 00df ffff</td>
<td>Z</td>
<td>2, 4</td>
</tr>
<tr>
<td>MOVF f, d</td>
<td>Move f</td>
<td>1</td>
<td>0010 00df ffff</td>
<td>Z</td>
<td>2, 4</td>
</tr>
<tr>
<td>MOVWF f</td>
<td>Move W to f</td>
<td>1</td>
<td>0000 001f ffff</td>
<td>None</td>
<td>1, 4</td>
</tr>
<tr>
<td>NOP —</td>
<td>No Operation</td>
<td>1</td>
<td>0000 0000 0000</td>
<td>None</td>
<td></td>
</tr>
<tr>
<td>RLF f, d</td>
<td>Rotate left f through Carry</td>
<td>1</td>
<td>0011 01df ffff</td>
<td>C</td>
<td>2, 4</td>
</tr>
<tr>
<td>RR f, d</td>
<td>Rotate right f through Carry</td>
<td>1</td>
<td>0011 00df ffff</td>
<td>C</td>
<td>2, 4</td>
</tr>
<tr>
<td>SUBWF f, d</td>
<td>Subtract W from f</td>
<td>1</td>
<td>0000 10df ffff</td>
<td>C, DC, Z</td>
<td>1, 2, 4</td>
</tr>
<tr>
<td>SWAPF f, d</td>
<td>Swap f</td>
<td>1</td>
<td>0011 10df ffff</td>
<td>None</td>
<td>2, 4</td>
</tr>
<tr>
<td>XORWF f, d</td>
<td>Exclusive OR W with f</td>
<td>1</td>
<td>0001 10df ffff</td>
<td>Z</td>
<td>2, 4</td>
</tr>
</tbody>
</table>

#### BIT-ORIENTED FILE REGISTER OPERATIONS

| BCF f, b           | Bit Clear f | 1 | 0100 bbbf ffff | None | 2, 4 |
| BSF f, b           | Bit Set f   | 1 | 0101 bbbf ffff | None | 2, 4 |
| BTFSC f, b         | Bit Test f, Skip if Clear | 1<sup>(2)</sup> | 0110 bbbf ffff | None |       |
| BTFSS f, b         | Bit Test f, Skip if Set | 1<sup>(2)</sup> | 0111 bbbf ffff | None |       |

#### LITERAL AND CONTROL OPERATIONS

| ANDLW k            | AND literal with W | 1 | 1110 kkkk kkkk | Z     |       |
| CALL k             | Call Subroutine   | 2 | 1001 kkkk kkkk | None | 1     |
| CLRWDTC —          | Clear Watchdog Timer | 1 | 0000 0000 0100 | TO, PD |     |
| GOTO k             | Unconditional branch | 2 | 101k kkkk kkkk | None |       |
| IORLW k            | Inclusive OR literal with W | 1 | 1101 kkkk kkkk | Z     |       |
| MOVLW k            | Move literal to W | 1 | 1100 kkkk kkkk | None |       |
| OPTION —           | Load OPTION register | 1 | 0000 0000 0010 | None |       |
| RETLW k            | Return, place literal in W | 2 | 1000 kkkk kkkk | None |       |
| SLEEP —            | Go into Standby mode | 1 | 0000 0000 0011 | TO, PD |     |
| TRIS f             | Load TRIS register | 1 | 0000 0000 0fff | None | 3     |
| XORLW k            | Exclusive OR literal to W | 1 | 1111 kkkk kkkk | Z     |       |

**Note 1:** The 9th bit of the program counter will be forced to a '0' by any instruction that writes to the PC except for **GOTO**. See Section 4.6 “Program Counter”.

**Note 2:** When an I/O register is modified as a function of itself (e.g. **MOVF PORTB, 1**), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

**Note 3:** The instruction **TRIS f**, where f = 6, causes the contents of the W register to be written to the tri-state latches of PORTB. A '1' forces the pin to a high-impedance state and disables the output buffers.

**Note 4:** If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared (if assigned to TMR0).
### ADDWF
**Add W and f**

**Syntax:** \([ label \] \) ADDWF \( f,d \)

**Operands:**
- \( 0 \leq f \leq 31 \)
- \( d \in \{0,1\} \)

**Operation:** \((W) + (f) \rightarrow (\text{dest})\)

**Status Affected:** C, DC, Z

**Description:** Add the contents of the W register and register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.

### BCF
**Bit Clear f**

**Syntax:** \([ label \] \) BCF \( f,b \)

**Operands:**
- \( 0 \leq f \leq 31 \)
- \( 0 \leq b \leq 7 \)

**Operation:** \(0 \rightarrow (f<b>)\)

**Status Affected:** None

**Description:** Bit 'b' in register 'f' is cleared.

### ANDLW
**AND literal with W**

**Syntax:** \([ label \] \) ANDLW \( k \)

**Operands:** \( 0 \leq k \leq 255 \)

**Operation:** \((W).\text{AND.} (k) \rightarrow (W)\)

**Status Affected:** Z

**Description:** The contents of the W register are AND'ed with the eight-bit literal 'k'. The result is placed in the W register.

### BSF
**Bit Set f**

**Syntax:** \([ label \] \) BSF \( f,b \)

**Operands:**
- \( 0 \leq f \leq 31 \)
- \( 0 \leq b \leq 7 \)

**Operation:** \(1 \rightarrow (f<b>)\)

**Status Affected:** None

**Description:** Bit 'b' in register 'f' is set.

### ANDWF
**AND W with f**

**Syntax:** \([ label \] \) ANDWF \( f,d \)

**Operands:**
- \( 0 \leq f \leq 31 \)
- \( d \in \{0,1\} \)

**Operation:** \((W).\text{AND.} (f) \rightarrow (\text{dest})\)

**Status Affected:** Z

**Description:** The contents of the W register are AND'ed with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.

### BTFSC
**Bit Test f, Skip if Clear**

**Syntax:** \([ label \] \) BTFSC \( f,b \)

**Operands:**
- \( 0 \leq f \leq 31 \)
- \( 0 \leq b \leq 7 \)

**Operation:** skip if \((f<b>) = 0\)

**Status Affected:** None

**Description:** If bit 'b' in register 'f' is '0', then the next instruction is skipped. If bit 'b' is '0', then the next instruction fetched during the current instruction execution is discarded, and a NOP is executed instead, making this a two-cycle instruction.
**BTFSS**  
**Bit Test f, Skip if Set**

Syntax: \[ label \] BTFSS f,b  
Operands:  \[ 0 \leq f \leq 31 \]  
\[ 0 \leq b < 7 \]  
Operation: skip if (f<b) = 1  
Status Affected: None  
Description: If bit ‘b’ in register ‘f’ is ‘1’, then the next instruction is skipped.  
If bit ‘b’ is ‘1’, then the next instruction fetched during the current instruction execution, is discarded and a \texttt{NOP} is executed instead, making this a two-cycle instruction.

---

**CLRW**  
**Clear W**

Syntax: \[ label \] CLRW  
Operands: None  
Operation:  
\[ 00h \rightarrow (W); \]  
\[ 1 \rightarrow Z \]  
Status Affected: Z  
Description: The W register is cleared. Zero bit (Z) is set.

---

**CALL**  
**Subroutine Call**

Syntax: \[ label \] CALL k  
Operands:  \[ 0 \leq k \leq 255 \]  
Operation:  
\[ (PC) + 1 \rightarrow \text{Top-of-Stack}; \]  
\[ k \rightarrow \text{PC}<7:0>; \]  
\[ (\text{STATUS}<6:5>) \rightarrow \text{PC}<10:9>; \]  
\[ 0 \rightarrow \text{PC}<8> \]  
Status Affected: None  
Description: Subroutine call. First, return address (PC + 1) is PUSHed onto the stack. The eight-bit immediate address is loaded into PC bits <7:0>. The upper bits PC<10:9> are loaded from STATUS<6:5>, PC<8> is cleared. \texttt{CALL} is a two-cycle instruction.

---

**CLRWDT**  
**Clear Watchdog Timer**

Syntax: \[ label \] CLRWDT  
Operands: None  
Operation:  
\[ 00h \rightarrow \text{WDT}; \]  
\[ 0 \rightarrow \text{WDT prescaler (if assigned)}; \]  
\[ 1 \rightarrow \text{TO}; \]  
\[ 1 \rightarrow \text{PD} \]  
Status Affected: TO, PD  
Description: The \texttt{CLRWDT} instruction resets the WDT. It also resets the prescaler, if the prescaler is assigned to the WDT and not Timer0. Status bits TO and PD are set.

---

**CLRF**  
**Clear f**

Syntax: \[ label \] CLRF f  
Operands:  \[ 0 \leq f \leq 31 \]  
Operation:  
\[ 00h \rightarrow (f); \]  
\[ 1 \rightarrow Z \]  
Status Affected: Z  
Description: The contents of register ‘f’ are cleared and the Z bit is set.

---

**COMF**  
**Complement f**

Syntax: \[ label \] COMF f,d  
Operands:  \[ 0 \leq f \leq 31 \]  
\[ d \in [0,1] \]  
Operation: \[ \overline{f} \rightarrow (\text{dest}) \]  
Status Affected: Z  
Description: The contents of register ‘f’ are complemented. If ‘d’ is ‘0’, the result is stored in the W register. If ‘d’ is ‘1’, the result is stored back in register ‘f’.
**DECF** | **Decrement f**
---|---
**Syntax:** | \[ \text{[label]} \] \text{DECF f,d}  
**Operands:** | \(0 \leq f \leq 31\)  
| \(d \in [0,1]\)  
**Operation:** | \((f) - 1 \rightarrow (\text{dest})\)  
**Status Affected:** | Z  
**Description:** Decrement register ‘f’. If ‘d’ is ‘0’, the result is stored in the W register. If ‘d’ is ‘1’, the result is stored back in register ‘f’.

**INCFSZ** | **Increment f, Skip if 0**
---|---
**Syntax:** | \[ \text{[label]} \] \text{INCFSZ f,d}  
**Operands:** | \(0 \leq f \leq 31\)  
| \(d \in [0,1]\)  
**Operation:** | \((f) + 1 \rightarrow (\text{dest}), \text{skip if result } = 0\)  
**Status Affected:** | None  
**Description:** The contents of register ‘f’ are incremented. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed back in register ‘f’. If the result is ‘0’, then the next instruction, which is already fetched, is discarded and a **NOP** is executed instead making it a two-cycle instruction.

**GOTO** | **Unconditional Branch**
---|---
**Syntax:** | \[ \text{[label]} \] \text{GOTO k}  
**Operands:** | \(0 \leq k \leq 511\)  
**Operation:** | \(k \rightarrow \text{PC}<8:0>\); \(\text{STATUS}<6:5> \rightarrow \text{PC}<10:9>\)  
**Status Affected:** | None  
**Description:** \text{GOTO} is an unconditional branch. The 9-bit immediate value is loaded into PC bits <8:0>. The upper bits of PC are loaded from STATUS<6:5>. **GOTO** is a two-cycle instruction.

**INCF** | **Increment f**
---|---
**Syntax:** | \[ \text{[label]} \] \text{INCF f,d}  
**Operands:** | \(0 \leq f \leq 31\)  
| \(d \in [0,1]\)  
**Operation:** | \((f) + 1 \rightarrow (\text{dest})\)  
**Status Affected:** | Z  
**Description:** The contents of register ‘f’ are incremented. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed back in register ‘f’.

**INCFSZ** | **Increment f, Skip if 0**
---|---
**Syntax:** | \[ \text{[label]} \] \text{INCFSZ f,d}  
**Operands:** | \(0 \leq f \leq 31\)  
| \(d \in [0,1]\)  
**Operation:** | \((f) + 1 \rightarrow (\text{dest}), \text{skip if result } = 0\)  
**Status Affected:** | None  
**Description:** The contents of register ‘f’ are incremented. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed back in register ‘f’. If the result is ‘0’, then the next instruction, which is already fetched, is discarded and a **NOP** is executed instead making it a two-cycle instruction.

**IORLW** | **Inclusive OR literal with W**
---|---
**Syntax:** | \[ \text{[label]} \] \text{IORLW k}  
**Operands:** | \(0 \leq k \leq 255\)  
**Operation:** | \((\text{W}) \text{.OR.} (k) \rightarrow (\text{W})\)  
**Status Affected:** | Z  
**Description:** The contents of the W register are OR’ed with the eight-bit literal ‘k’. The result is placed in the W register.
### IORWF

**Inclusive OR W with f**

**Syntax:**
\[
\text{[ label ] IORWF } f,d
\]

**Operands:**
\[
0 \leq f \leq 31 \\
d \in [0,1]
\]

**Operation:**
\[
(W).OR. (f) \rightarrow \text{(dest)}
\]

**Status Affected:**
\[
Z
\]

**Description:** Inclusive OR the W register with register 'f'. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'.

### MOVWF

**Move W to f**

**Syntax:**
\[
\text{[ label ] MOVWF } f
\]

**Operands:**
\[
0 \leq f \leq 31
\]

**Operation:**
\[
(W) \rightarrow \text{(f)}
\]

**Status Affected:**
None

**Description:** Move data from the W register to register 'f'.

### MOVF

**Move f**

**Syntax:**
\[
\text{[ label ] MOVF } f,d
\]

**Operands:**
\[
0 \leq f \leq 31 \\
d \in [0,1]
\]

**Operation:**
\[
(f) \rightarrow \text{(dest)}
\]

**Status Affected:**
\[
Z
\]

**Description:** The contents of register 'f' are moved to destination 'd'. If 'd' is '0', destination is the W register. If 'd' is '1', the destination is file register 'f'. 'd' = 1 is useful as a test of a file register, since status flag Z is affected.

### MOVLW

**Move Literal to W**

**Syntax:**
\[
\text{[ label ] MOVLW } k
\]

**Operands:**
\[
0 \leq k \leq 255
\]

**Operation:**
\[
k \rightarrow (W)
\]

**Status Affected:**
None

**Description:** The eight-bit literal 'k' is loaded into the W register. The “don’t cares” will assembled as ‘0’s.

### OPTION

**Load OPTION Register**

**Syntax:**
\[
\text{[ label ] OPTION}
\]

**Operands:**
None

**Operation:**
\[
(W) \rightarrow \text{OPTION}
\]

**Status Affected:**
None

**Description:** The content of the W register is loaded into the OPTION register.
**RETLW**

Return with Literal in W

Syntax: `[label] RETLW k

Operands: 0 ≤ k ≤ 255

Operation: k → (W);
TOS → PC

Status Affected: None

Description: The W register is loaded with the eight-bit literal 'k'. The program counter is loaded from the top of the stack (the return address). This is a two-cycle instruction.

**SLEEP**

Enter SLEEP Mode

Syntax: `[label] SLEEP

Operands: None

Operation: 00h → WDT;
0 → WDT prescaler;
1 → TO;
0 → PD

Status Affected: TO, PD, RBWUF

Description: Time-out Status bit (TO) is set. The Power-down Status bit (PD) is cleared.
RBWUF is unaffected.
The WDT and its prescaler are cleared.
The processor is put into Sleep mode with the oscillator stopped.
See Section 8.9 “Power-down Mode (Sleep)” on Sleep for more details.

**RLF**

Rotate Left f through Carry

Syntax: `[label] RLF f,d

Operands: 0 ≤ f ≤ 31
d ∈ [0,1]

Operation: See description below

Status Affected: C

Description: The contents of register 'f' are rotated one bit to the left through the Carry flag. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is stored back in register 'f'.

**SUBWF**

Subtract W from f

Syntax: `[label] SUBWF f,d

Operands: 0 ≤ f ≤ 31
d ∈ [0,1]

Operation: (f) – (W) → (dest)

Status Affected: C, DC, Z

Description: Subtract (2’s complement method) the W register from register 'f'. If 'd' is '0', the result is stored back in register 'f'.

**RRF**

Rotate Right f through Carry

Syntax: `[label] RRF f,d

Operands: 0 ≤ f ≤ 31
d ∈ [0,1]

Operation: See description below

Status Affected: C

Description: The contents of register 'f' are rotated one bit to the right through the Carry flag. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'.

**SWAPF**

Swap Nibbles in f

Syntax: `[label] SWAPF f,d

Operands: 0 ≤ f ≤ 31
d ∈ [0,1]

Operation: (f<3:0>) → (dest<7:4>);
(f<7:4>) → (dest<3:0>)

Status Affected: None

Description: The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in W register. If 'd' is '1', the result is placed in register 'f'.
### TRIS
**Load TRIS Register**

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] TRIS f</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>f = 6</td>
</tr>
<tr>
<td>Operation:</td>
<td>(W) → TRIS register f</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>None</td>
</tr>
<tr>
<td>Description:</td>
<td>TRIS register 'f' (f = 6 or 7) is loaded with the contents of the W register</td>
</tr>
</tbody>
</table>

### XORWF
**Exclusive OR W with f**

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] XORWF f,d</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>0 ≤ f ≤ 31</td>
</tr>
<tr>
<td>d ∈ [0,1]</td>
<td></td>
</tr>
<tr>
<td>Operation:</td>
<td>(W) .XOR. (f) → (dest)</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>Z</td>
</tr>
<tr>
<td>Description:</td>
<td>Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.</td>
</tr>
</tbody>
</table>

### XORLW
**Exclusive OR literal with W**

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] XORLW k</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>0 ≤ k ≤ 255</td>
</tr>
<tr>
<td>Operation:</td>
<td>(W) .XOR. k → (W)</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>Z</td>
</tr>
<tr>
<td>Description:</td>
<td>The contents of the W register are XOR'ed with the eight-bit literal 'k'. The result is placed in the W register.</td>
</tr>
</tbody>
</table>
13.0 DEVELOPMENT SUPPORT

The PIC® microcontrollers and dsPIC® digital signal controllers are supported with a full range of software and hardware development tools:

- Integrated Development Environment
  - MPLAB® IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB C Compiler for Various Device Families
  - Hi-TECH C for Various Device Families
  - MPASM™ Assembler
  - MPLINK™ Object Linker/
    MPLIB™ Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers
  - MPLAB ICD 3
  - PICkit™ 3 Debug Express
- Device Programmers
  - PICkit™ 2 Programmer
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits, and Starter Kits

13.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. The MPLAB IDE is a Windows® operating system-based application that contains:

- A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - In-Circuit Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
- A full-featured editor with color-coded context
- A multiple project manager
- Customizable data windows with direct edit of contents
- High-level source code debugging
- Mouse over variable inspection
- Drag and drop variables from source to watch windows
- Extensive on-line help
- Integration of select third party tools, such as IAR C Compilers

The MPLAB IDE allows you to:

- Edit your source files (either C or assembly)
- One-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information)
- Debug using:
  - Source files (C or assembly)
  - Mixed C and assembly
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.
13.2 MPLAB C Compilers for Various Device Families

The MPLAB C Compiler code development systems are complete ANSI C compilers for Microchip’s PIC18, PIC24 and PIC32 families of microcontrollers and the dsPIC30 and dsPIC33 families of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

13.3 HI-TECH C for Various Device Families

The HI-TECH C Compiler code development systems are complete ANSI C compilers for Microchip’s PIC family of microcontrollers and the dsPIC family of digital signal controllers. These compilers provide powerful integration capabilities, omniscient code generation and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

The compilers include a macro assembler, linker, pre-processor, and one-step driver, and can run on multiple platforms.

13.4 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

13.5 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

13.6 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC devices. MPLAB C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- Support for the entire device instruction set
- Support for fixed-point and floating-point data
- Command line interface
- Rich directive set
- Flexible macro language
- MPLAB IDE compatibility
13.7 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC® DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

13.8 MPLAB REAL ICE In-Circuit Emulator System

MPLAB REAL ICE In-Circuit Emulator System is Microchip’s next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC® Flash MCUs and dsPIC® Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit.

The emulator is connected to the design engineer’s PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with in-circuit debugger systems (RJ-11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables.

13.9 MPLAB ICD 3 In-Circuit Debugger System

MPLAB ICD 3 In-Circuit Debugger System is Microchip’s most cost effective high-speed hardware debugger/programmer for Microchip Flash Digital Signal Controller (DSC) and microcontroller (MCU) devices. It debugs and programs PIC® Flash microcontrollers and dsPIC® DSCs with the powerful, yet easy-to-use graphical user interface of MPLAB Integrated Development Environment (IDE).

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer’s PC using a high-speed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

13.10 PICkit 3 In-Circuit Debugger/Programmer and PICkit 3 Debug Express

The MPLAB PICkit 3 allows debugging and programming of PIC® and dsPIC® Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB Integrated Development Environment (IDE). The MPLAB PICkit 3 is connected to the design engineer’s PC using a full speed USB interface and can be connected to the target via an Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the reset line to implement in-circuit debugging and In-Circuit Serial Programming™.

The PICkit 3 Debug Express include the PICkit 3, demo board and microcontroller, hookup cables and CDROM with user’s guide, lessons, tutorial, compiler and MPLAB IDE software.
13.11 PICkit 2 Development Programmer Debugger and PICkit 2 Debug Express

The PICkit™ 2 Development Programmer Debugger is a low-cost development tool with an easy to use interface for programming and debugging Microchip's Flash families of microcontrollers. The full featured Windows® programming interface supports baseline (PIC10F, PIC12F5xx, PIC16F5xx), midrange (PIC12F6xx, PIC16F), PIC18F, PIC24, dsPIC30, dsPIC33, and PIC32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many Microchip Serial EEPROM products. With Microchip's powerful MPLAB Integrated Development Environment (IDE) the PICkit™ 2 enables in-circuit debugging on most PIC® microcontrollers. In-Circuit-Debugging runs, halts and single steps the program while the PIC microcontroller is embedded in the application. When halted at a breakpoint, the file registers can be examined and modified.

The PICkit 2 Debug Express include the PICkit 2, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

13.12 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an MMC card for file storage and data applications.
14.0 ELECTRICAL CHARACTERISTICS

Absolute Maximum Ratings\(^\dagger\)

<table>
<thead>
<tr>
<th>Condition</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ambient temperature under bias</td>
<td>-40°C to +125°C</td>
</tr>
<tr>
<td>Storage temperature</td>
<td>-65°C to +150°C</td>
</tr>
<tr>
<td>Voltage on VDD with respect to VSS</td>
<td>0 to +6.5V</td>
</tr>
<tr>
<td>Voltage on MCLR with respect to VSS</td>
<td>0 to +13.5V</td>
</tr>
<tr>
<td>Voltage on all other pins with respect to VSS</td>
<td>-0.3V to (VDD + 0.3V)</td>
</tr>
<tr>
<td>Total power dissipation</td>
<td>700 mW</td>
</tr>
<tr>
<td>Max. current out of VSS pin</td>
<td>200 mA</td>
</tr>
<tr>
<td>Max. current into VDD pin</td>
<td>150 mA</td>
</tr>
<tr>
<td>Input clamp current, IiK (Vi &lt; 0 or Vi &gt; VDD)</td>
<td>±20 mA</td>
</tr>
<tr>
<td>Output clamp current, IOK (VO &lt; 0 or VO &gt; VDD)</td>
<td>±20 mA</td>
</tr>
<tr>
<td>Max. output current sunk by any I/O pin</td>
<td>25 mA</td>
</tr>
<tr>
<td>Max. output current sourced by any I/O pin</td>
<td>25 mA</td>
</tr>
<tr>
<td>Max. output current sourced by I/O port</td>
<td>75 mA</td>
</tr>
<tr>
<td>Max. output current sunk by I/O port</td>
<td>75 mA</td>
</tr>
</tbody>
</table>

**Note 1:** Power dissipation is calculated as follows: \( P_{DIS} = VDD \times (IDD - \sum IOH) + \sum (VDD - VOH) \times IOH + \sum (VOL \times IOL) \)

\(^\dagger\)NOTICE: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
FIGURE 14-1: PIC16F526 VOLTAGE-FREQUENCY GRAPH, $-40^\circ \text{C} \leq T_A \leq +125^\circ \text{C}$

![Voltage-Frequency Graph](image1)

FIGURE 14-2: MAXIMUM OSCILLATOR FREQUENCY TABLE

<table>
<thead>
<tr>
<th>Oscillator Mode</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP</td>
<td>200 kHz</td>
</tr>
<tr>
<td>XT</td>
<td>4 MHz</td>
</tr>
<tr>
<td>XTRC</td>
<td>8 MHz</td>
</tr>
<tr>
<td>INTOSC</td>
<td></td>
</tr>
<tr>
<td>EC</td>
<td>20 MHz</td>
</tr>
<tr>
<td>HS</td>
<td></td>
</tr>
</tbody>
</table>

![Frequency Table](image2)
### 14.1 DC Characteristics: PIC16F526 (Industrial)

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ. (1)</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>D001</td>
<td>VDD</td>
<td>Supply Voltage</td>
<td>2.0</td>
<td>5.5</td>
<td>V</td>
<td></td>
<td>See Figure 14-1</td>
</tr>
<tr>
<td>D002</td>
<td>VDR</td>
<td>RAM Data Retention Voltage(2)</td>
<td>—</td>
<td>1.5*</td>
<td>—</td>
<td>V</td>
<td>Device in Sleep mode</td>
</tr>
<tr>
<td>D003</td>
<td>VPOR</td>
<td>VDD Start Voltage to ensure Power-on Reset</td>
<td>—</td>
<td>Vss</td>
<td>—</td>
<td>V</td>
<td>See Section 8.4 “Power-on Reset (POR)” for details</td>
</tr>
<tr>
<td>D004</td>
<td>SVDD</td>
<td>VDD Rise Rate to ensure Power-on Reset</td>
<td>0.05*</td>
<td>—</td>
<td>—</td>
<td>V/ms</td>
<td>See Section 8.4 “Power-on Reset (POR)” for details</td>
</tr>
<tr>
<td>D005</td>
<td>IDD</td>
<td>Supply Current During Prog/ Erase</td>
<td>—</td>
<td>250*</td>
<td>—</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>D010</td>
<td>IDD</td>
<td>Supply Current(3, 4, 6)</td>
<td>—</td>
<td>175</td>
<td>250</td>
<td>µA</td>
<td>Fosc = 4 MHz, Vdd = 2.0V</td>
</tr>
<tr>
<td>D010</td>
<td>IDD</td>
<td>Supply Current(3, 4, 6)</td>
<td>—</td>
<td>400</td>
<td>700</td>
<td>µA</td>
<td>Fosc = 4 MHz, Vdd = 5.0V</td>
</tr>
<tr>
<td>D010</td>
<td>IDD</td>
<td>Supply Current(3, 4, 6)</td>
<td>—</td>
<td>250</td>
<td>400</td>
<td>µA</td>
<td>Fosc = 8 MHz, Vdd = 2.0V</td>
</tr>
<tr>
<td>D010</td>
<td>IDD</td>
<td>Supply Current(3, 4, 6)</td>
<td>—</td>
<td>0.75</td>
<td>1.2</td>
<td>mA</td>
<td>Fosc = 8 MHz, Vdd = 5.0V</td>
</tr>
<tr>
<td>D010</td>
<td>IDD</td>
<td>Supply Current(3, 4, 6)</td>
<td>—</td>
<td>1.4</td>
<td>2.2</td>
<td>mA</td>
<td>Fosc = 20 MHz, Vdd = 5.0V</td>
</tr>
<tr>
<td>D010</td>
<td>IDD</td>
<td>Supply Current(3, 4, 6)</td>
<td>—</td>
<td>11</td>
<td>22</td>
<td>µA</td>
<td>Fosc = 32 kHz, Vdd = 2.0V</td>
</tr>
<tr>
<td>D010</td>
<td>IDD</td>
<td>Supply Current(3, 4, 6)</td>
<td>—</td>
<td>38</td>
<td>55</td>
<td>µA</td>
<td>Fosc = 32 kHz, Vdd = 5.0V</td>
</tr>
<tr>
<td>D020</td>
<td>IPD</td>
<td>Power-down Current(5)</td>
<td>—</td>
<td>0.1</td>
<td>1.2</td>
<td>µA</td>
<td>Vdd = 2.0V</td>
</tr>
<tr>
<td>D020</td>
<td>IPD</td>
<td>Power-down Current(5)</td>
<td>—</td>
<td>0.35</td>
<td>2.2</td>
<td>µA</td>
<td>Vdd = 5.0V</td>
</tr>
<tr>
<td>D022</td>
<td>IWDT</td>
<td>WDT Current(5)</td>
<td>—</td>
<td>1.0</td>
<td>3.0</td>
<td>µA</td>
<td>Vdd = 2.0V</td>
</tr>
<tr>
<td>D022</td>
<td>IWDT</td>
<td>WDT Current(5)</td>
<td>—</td>
<td>7.0</td>
<td>16.0</td>
<td>µA</td>
<td>Vdd = 5.0V</td>
</tr>
<tr>
<td>D023</td>
<td>ICMP</td>
<td>Comparator Current(5)</td>
<td>—</td>
<td>15</td>
<td>26</td>
<td>µA</td>
<td>Vdd = 2.0V (per comparator)</td>
</tr>
<tr>
<td>D023</td>
<td>ICMP</td>
<td>Comparator Current(5)</td>
<td>—</td>
<td>60</td>
<td>76</td>
<td>µA</td>
<td>Vdd = 5.0V (per comparator)</td>
</tr>
<tr>
<td>D022</td>
<td>ICVREF</td>
<td>CVREF Current(6)</td>
<td>—</td>
<td>30</td>
<td>75</td>
<td>µA</td>
<td>Vdd = 2.0V (high range)</td>
</tr>
<tr>
<td>D022</td>
<td>ICVREF</td>
<td>CVREF Current(6)</td>
<td>—</td>
<td>75</td>
<td>135</td>
<td>µA</td>
<td>Vdd = 5.0V (high range)</td>
</tr>
<tr>
<td>D023</td>
<td>IFVR</td>
<td>Internal 0.6V Fixed Voltage Reference Current(5)</td>
<td>—</td>
<td>100</td>
<td>120</td>
<td>µA</td>
<td>Vdd = 2.0V (reference and 1 comparator enabled)</td>
</tr>
<tr>
<td>D023</td>
<td>IFVR</td>
<td>Internal 0.6V Fixed Voltage Reference Current(5)</td>
<td>—</td>
<td>175</td>
<td>205</td>
<td>µA</td>
<td>Vdd = 5.0V (reference and 1 comparator enabled)</td>
</tr>
<tr>
<td>D024</td>
<td>ΔIAD*</td>
<td>A/D Conversion Current</td>
<td>—</td>
<td>120</td>
<td>150</td>
<td>µA</td>
<td>2.0V</td>
</tr>
<tr>
<td>D024</td>
<td>ΔIAD*</td>
<td>A/D Conversion Current</td>
<td>—</td>
<td>200</td>
<td>250</td>
<td>µA</td>
<td>5.0V</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

**Note 1:** Data in the Typical (“Typ”) column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

**2:** This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.

**3:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.

**4:** The test conditions for all IDD measurements in Active Operation mode are:

- OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.

**5:** For standby current measurements, the conditions are the same as IDD, except that the device is in Sleep mode. If a module current is listed, the current is for that specific module enabled and the device in Sleep.

**6:** For EXTRC mode, does not include current through REXT. The current through the resistor can be estimated by the formula:

\[ I = \frac{VDD}{2REXT} \text{ (mA) with } REXT \text{ in kΩ} \]
## 14.2 DC Characteristics: PIC16F526 (Extended)

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ. (1)</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>D001</td>
<td>VDD</td>
<td>Supply Voltage</td>
<td>2.0</td>
<td>5.5</td>
<td>V</td>
<td>See Figure 14-1</td>
<td></td>
</tr>
<tr>
<td>D002</td>
<td>VDR</td>
<td>RAM Data Retention Voltage (2)</td>
<td>—</td>
<td>1.5*</td>
<td>—</td>
<td>V</td>
<td>Device in Sleep mode</td>
</tr>
<tr>
<td>D003</td>
<td>VPOR</td>
<td>VDD Start Voltage to ensure Power-on Reset</td>
<td>—</td>
<td>Vss</td>
<td>—</td>
<td>V</td>
<td>See Section 8.4 “Power-on Reset (POR)” for details</td>
</tr>
<tr>
<td>D004</td>
<td>SVDD</td>
<td>VDD Rise Rate to ensure Power-on Reset</td>
<td>0.05*</td>
<td>—</td>
<td>—</td>
<td>V/ms</td>
<td>See Section 8.4 “Power-on Reset (POR)” for details</td>
</tr>
<tr>
<td>D005</td>
<td>I DD</td>
<td>Supply Current During Prog/ Erase</td>
<td>—</td>
<td>250*</td>
<td>—</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>D010</td>
<td>I DD</td>
<td>Supply Current(3,4,6)</td>
<td>—</td>
<td>175</td>
<td>250</td>
<td>µA</td>
<td>FOSC = 4 MHz, VDD = 2.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>400</td>
<td>700</td>
<td>µA</td>
<td>FOSC = 4 MHz, VDD = 5.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>250</td>
<td>400</td>
<td>µA</td>
<td>FOSC = 8 MHz, VDD = 2.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>0.75</td>
<td>1.2</td>
<td>mA</td>
<td>FOSC = 8 MHz, VDD = 5.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>1.4</td>
<td>2.2</td>
<td>mA</td>
<td>FOSC = 20 MHz, VDD = 5.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>11</td>
<td>26</td>
<td>µA</td>
<td>FOSC = 32 kHz, VDD = 2.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>38</td>
<td>110</td>
<td>µA</td>
<td>FOSC = 32 kHz, VDD = 5.0V</td>
</tr>
<tr>
<td>D020</td>
<td>IPD</td>
<td>Power-down Current(5)</td>
<td>—</td>
<td>0.1</td>
<td>9.0</td>
<td>µA</td>
<td>VDD = 2.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>0.35</td>
<td>15.0</td>
<td>µA</td>
<td>VDD = 5.0V</td>
</tr>
<tr>
<td>D022</td>
<td>IWDT</td>
<td>WDT Current(5)</td>
<td>—</td>
<td>1.0</td>
<td>18</td>
<td>µA</td>
<td>VDD = 2.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>7.0</td>
<td>22</td>
<td>µA</td>
<td>VDD = 5.0V</td>
</tr>
<tr>
<td>D023</td>
<td>ICMP</td>
<td>Comparator Current(5)</td>
<td>—</td>
<td>15</td>
<td>26</td>
<td>µA</td>
<td>VDD = 2.0V (per comparator)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>60</td>
<td>76</td>
<td>µA</td>
<td>VDD = 5.0V (per comparator)</td>
</tr>
<tr>
<td>D022</td>
<td>I CVREF</td>
<td>CVREF Current(5)</td>
<td>—</td>
<td>30</td>
<td>75</td>
<td>µA</td>
<td>VDD = 2.0V (high range)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>75</td>
<td>135</td>
<td>µA</td>
<td>VDD = 5.0V (high range)</td>
</tr>
<tr>
<td>D023</td>
<td>IFVR</td>
<td>Internal 0.6V Fixed Voltage Reference Current(6)</td>
<td>—</td>
<td>100</td>
<td>130</td>
<td>µA</td>
<td>VDD = 2.0V (reference and 1 comparator enabled)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>175</td>
<td>220</td>
<td>µA</td>
<td>VDD = 5.0V (reference and 1 comparator enabled)</td>
</tr>
<tr>
<td>D024</td>
<td>ΔI AD*</td>
<td>A/D Conversion Current</td>
<td>—</td>
<td>120</td>
<td>150</td>
<td>µA</td>
<td>2.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>200</td>
<td>250</td>
<td>µA</td>
<td>5.0V</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

**Note 1:** Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

**2:** This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.

**3:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.

**4:** The test conditions for all I DD measurements in Active Operation mode are:
- OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to Vss; TOCKI = VDD; MCLR = VDD; WDT enabled/disabled as specified.

**5:** For standby current measurements, the conditions are the same as I DD, except that the device is in Sleep mode. If a module current is listed, the current is for that specific module enabled and the device in Sleep.

**6:** For EXTRC mode, does not include current through REXT. The current through the resistor can be estimated by the formula:

\[ I = \frac{VDD}{2REXT} \text{ (mA)} \text{ with } REXT \text{ in } k\Omega. \]
TABLE 14-1: DC CHARACTERISTICS: PIC16F526 (Industrial, Extended)

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ.†</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>D030</td>
<td>VIL</td>
<td>Input Low Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D030A</td>
<td></td>
<td>with TTL buffer</td>
<td>Vss</td>
<td>—</td>
<td>0.8</td>
<td>V</td>
<td>For all 4.5 ≤ VDD ≤ 5.5V</td>
</tr>
<tr>
<td>D031</td>
<td></td>
<td>with Schmitt Trigger buffer</td>
<td>Vss</td>
<td>—</td>
<td>0.15 VDD</td>
<td>V</td>
<td>Otherwise</td>
</tr>
<tr>
<td>D032</td>
<td></td>
<td>MCLR, T0CKI</td>
<td>Vss</td>
<td>—</td>
<td>0.15 VDD</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>D033</td>
<td></td>
<td>OSC1 (EXTRC mode), EC(1)</td>
<td>Vss</td>
<td>—</td>
<td>0.15 VDD</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>D033</td>
<td></td>
<td>OSC1 (HS mode)</td>
<td>Vss</td>
<td>—</td>
<td>0.3  VDD</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>D033</td>
<td></td>
<td>OSC1 (XT and LP modes)</td>
<td>Vss</td>
<td>—</td>
<td>0.3  VDD</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>D034</td>
<td>VOL</td>
<td>Output Low Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D034A</td>
<td></td>
<td>I/O ports</td>
<td>VDD–0.7</td>
<td>—</td>
<td>0.6</td>
<td>V</td>
<td>IOL = 8.5 mA, VDD = 4.5V, –40°C to +85°C</td>
</tr>
<tr>
<td>D035</td>
<td>VOH</td>
<td>Output High Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D035A</td>
<td></td>
<td>I/O ports/CLKOUT</td>
<td>VDD–0.7</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td>IOH = 3.0 mA, VDD = 4.5V, –40°C to +85°C</td>
</tr>
<tr>
<td>D036</td>
<td></td>
<td>OSC2 pin</td>
<td>—</td>
<td>—</td>
<td>15</td>
<td>pF</td>
<td>In XT, HS and LP modes when external clock is used to drive OSC1</td>
</tr>
<tr>
<td>D037</td>
<td>CIO</td>
<td>All I/O pins and OSC2</td>
<td>—</td>
<td>—</td>
<td>50</td>
<td>pF</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Flash Data Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td>D120</td>
</tr>
<tr>
<td>D120A</td>
</tr>
<tr>
<td>D121</td>
</tr>
</tbody>
</table>

† Data in “Typ” column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: In EXTRC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16F526 be driven with external clock in RC mode.

Note 2: Negative current is defined as coming out of the pin.

Note 3: This spec. applies to RB3/MCLR configured as RB3 with pull-up disabled.

Note 4: This spec. applies to all weak pull-up devices, including the weak pull-up found on RB3/MCLR. The current value listed will be the same whether or not the pin is configured as RB3 with pull-up enabled or as MCLR.

Note 5: The leakage current on the nMCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage may be measured at different input voltages.
TABLE 14-2: COMPARATOR SPECIFICATIONS.

<table>
<thead>
<tr>
<th>Comparator Specifications</th>
<th>Standard Operating Conditions (unless otherwise stated)</th>
<th>Characteristics</th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Operating temperature -40°C to 125°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Internal Voltage Reference</td>
<td>VIVRF</td>
<td></td>
<td>0.50</td>
<td>0.60</td>
<td>0.70</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input offset voltage</td>
<td>VOS</td>
<td></td>
<td></td>
<td>± 5.0</td>
<td>± 10</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input common mode voltage*</td>
<td>VCM</td>
<td></td>
<td>0</td>
<td>—</td>
<td>VDD – 1.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMRR*</td>
<td>CMRR</td>
<td></td>
<td>55</td>
<td>—</td>
<td>—</td>
<td>db</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Response Time(1)*</td>
<td>TRT</td>
<td></td>
<td></td>
<td>150</td>
<td>400</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Comparator Mode Change to</td>
<td>TMC2COV</td>
<td></td>
<td></td>
<td>10</td>
<td></td>
<td>µs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Valid*</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

Note 1: Response time measured with one comparator input at (VDD – 1.5)/2 while the other input transitions from VSS to VDD – 1.5V.

TABLE 14-3: COMPARATOR VOLTAGE REFERENCE (VREF) SPECIFICATIONS

<table>
<thead>
<tr>
<th>Sym.</th>
<th>Characteristics</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>CVRES</td>
<td>Resolution</td>
<td>—</td>
<td>VDD/24*</td>
<td>—</td>
<td>LSb</td>
<td>Low Range (VRR = 1)</td>
</tr>
<tr>
<td></td>
<td>Absolute Accuracy(2)</td>
<td>—</td>
<td>—</td>
<td>±1/2*</td>
<td>LSb</td>
<td>Low Range (VRR = 1)</td>
</tr>
<tr>
<td></td>
<td>Unit Resistor Value (R)</td>
<td>—</td>
<td>—</td>
<td>2K*</td>
<td>Ω</td>
<td>High Range (VRR = 0)</td>
</tr>
<tr>
<td></td>
<td>Settling Time(4)</td>
<td>—</td>
<td>10*</td>
<td>µs</td>
<td></td>
<td>High Range (VRR = 0)</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

Note 1: Settling time measured while VRR = 1 and VR<3:0> transitions from 0000 to 1111.

2: Do not use reference externally when VDD < 2.7V. Under this condition, reference should only be used with comparator Voltage Common mode observed.
### TABLE 14-4: A/D CONVERTER CHARACTERISTICS:

<table>
<thead>
<tr>
<th>A/D Converter Specifications</th>
<th>Standard Operating Conditions (unless otherwise stated)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Operating temperature -40°C ≤ TA ≤ +125°C</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ.†</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>A01</td>
<td>NR</td>
<td>Resolution</td>
<td>—</td>
<td>—</td>
<td>8</td>
<td>bit</td>
<td></td>
</tr>
<tr>
<td>A03</td>
<td>EINL</td>
<td>Integral Error</td>
<td>—</td>
<td>—</td>
<td>±1.5</td>
<td>LSb</td>
<td>VDD = 5.0V</td>
</tr>
<tr>
<td>A04</td>
<td>EDNL</td>
<td>Differential Error</td>
<td>—</td>
<td>—</td>
<td>-1 &lt; EDNL ≤ 1.7</td>
<td>LSb</td>
<td>No missing codes to 8 bits VDD = 5.0V</td>
</tr>
<tr>
<td>A06</td>
<td>EOFF</td>
<td>Offset Error</td>
<td>—</td>
<td>—</td>
<td>±1.5</td>
<td>LSb</td>
<td>VDD = 5.0V</td>
</tr>
<tr>
<td>A07</td>
<td>EGN</td>
<td>Gain Error</td>
<td>-0.7</td>
<td>—</td>
<td>+2.2</td>
<td>LSb</td>
<td>VDD = 5.0V</td>
</tr>
<tr>
<td>A10</td>
<td></td>
<td>Monotonicity</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>VSS ≤ VAIN ≤ VDD</td>
</tr>
<tr>
<td>A25</td>
<td>VAIN</td>
<td>Analog Input Voltage</td>
<td>VSS</td>
<td>—</td>
<td>VDD</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>A30</td>
<td>ZAIN</td>
<td>Recommended Impedance of Analog Voltage Source</td>
<td>—</td>
<td>—</td>
<td>10</td>
<td>KΩ</td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in “Typ” column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** The A/D conversion result never decreases with an increase in the input voltage and has no missing codes.

### TABLE 14-5: PULL-UP RESISTOR RANGES

<table>
<thead>
<tr>
<th>VDD (Volts)</th>
<th>Temperature (°C)</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>RB0/RB1/RB4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2.0</td>
<td>-40</td>
<td>73K</td>
<td>105K</td>
<td>186K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>25</td>
<td>73K</td>
<td>113K</td>
<td>187K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>85</td>
<td>82K</td>
<td>123K</td>
<td>190K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>125</td>
<td>86K</td>
<td>132k</td>
<td>190K</td>
<td>Ω</td>
</tr>
<tr>
<td>5.5</td>
<td>-40</td>
<td>15K</td>
<td>21K</td>
<td>33K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>25</td>
<td>15K</td>
<td>22K</td>
<td>34K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>85</td>
<td>19K</td>
<td>26K</td>
<td>35K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>125</td>
<td>23K</td>
<td>29K</td>
<td>35K</td>
<td>Ω</td>
</tr>
<tr>
<td>RB3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2.0</td>
<td>-40</td>
<td>63K</td>
<td>81K</td>
<td>96K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>25</td>
<td>77K</td>
<td>93K</td>
<td>116K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>85</td>
<td>82K</td>
<td>96k</td>
<td>116K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>125</td>
<td>86K</td>
<td>100K</td>
<td>119K</td>
<td>Ω</td>
</tr>
<tr>
<td>5.5</td>
<td>-40</td>
<td>16K</td>
<td>20K</td>
<td>22K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>25</td>
<td>16K</td>
<td>21K</td>
<td>23K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>85</td>
<td>24K</td>
<td>25k</td>
<td>28K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>125</td>
<td>26K</td>
<td>27K</td>
<td>29K</td>
<td>Ω</td>
</tr>
</tbody>
</table>
14.3 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created following one of the following formats:

1. $T_{ppS2ppS}$
2. $T_{ppS}$

<table>
<thead>
<tr>
<th>T</th>
<th>F Frequency</th>
<th>T Time</th>
</tr>
</thead>
</table>

Lowercase subscripts ($pp$) and their meanings:

<table>
<thead>
<tr>
<th>pp</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>2t</td>
<td>to</td>
</tr>
<tr>
<td>ck</td>
<td>CLKOUT</td>
</tr>
<tr>
<td>cy</td>
<td>Cycle time</td>
</tr>
<tr>
<td>drt</td>
<td>Device Reset Timer</td>
</tr>
<tr>
<td>io</td>
<td>I/O port</td>
</tr>
</tbody>
</table>

Uppercase letters and their meanings:

<table>
<thead>
<tr>
<th>S</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>F</td>
<td>Fall</td>
</tr>
<tr>
<td>H</td>
<td>High</td>
</tr>
<tr>
<td>I</td>
<td>Invalid (high-impedance)</td>
</tr>
<tr>
<td>L</td>
<td>Low</td>
</tr>
<tr>
<td>P</td>
<td>Period</td>
</tr>
<tr>
<td>R</td>
<td>Rise</td>
</tr>
<tr>
<td>V</td>
<td>Valid</td>
</tr>
<tr>
<td>Z</td>
<td>High-impedance</td>
</tr>
</tbody>
</table>

**Legend:**

- $\text{CL} = 50 \text{ pF}$ for all pins except OSC2
- $\text{CL} = 15 \text{ pF}$ for OSC2 in XT, HS or LP modes when external clock is used to drive OSC1

**FIGURE 14-3: LOAD CONDITIONS**
**TABLE 14-6: EXTERNAL CLOCK TIMING REQUIREMENTS**

**Standard Operating Conditions (unless otherwise specified)**
- Operating Temperature: -40°C ≤ TA ≤ +85°C (industrial), -40°C ≤ TA ≤ +125°C (extended)
- Operating Voltage VDD range is described in Section 14.1 “DC Characteristics: PIC16F526 (Industrial)”

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ. (1)</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>1A</td>
<td>Fosc</td>
<td>External CLKin Frequency(2)</td>
<td>DC</td>
<td>—</td>
<td>4</td>
<td>MHz</td>
<td>XT Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>DC</td>
<td>—</td>
<td>20</td>
<td>MHz</td>
<td>HS/EC Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>DC</td>
<td>—</td>
<td>200</td>
<td>kHz</td>
<td>LP Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Oscillator Frequency(2)</td>
<td>—</td>
<td>—</td>
<td>4</td>
<td>MHz</td>
<td>EXTRC Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0.1</td>
<td>—</td>
<td>4</td>
<td>MHz</td>
<td>XT Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4</td>
<td>—</td>
<td>20</td>
<td>MHz</td>
<td>HS/EC Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>—</td>
<td>200</td>
<td>kHz</td>
<td>LP Oscillator mode</td>
</tr>
<tr>
<td>1</td>
<td>Tosc</td>
<td>External CLKin Period(2)</td>
<td>250</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>XT Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>50</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>HS/EC Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5</td>
<td>—</td>
<td>—</td>
<td>μs</td>
<td>LP Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Oscillator Period(2)</td>
<td>250</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>EXTRC Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>250</td>
<td>—</td>
<td>10,000</td>
<td>ns</td>
<td>XT Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>50</td>
<td>—</td>
<td>250</td>
<td>ns</td>
<td>HS/EC Oscillator mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5</td>
<td>—</td>
<td>—</td>
<td>μs</td>
<td>LP Oscillator mode</td>
</tr>
<tr>
<td>2</td>
<td>Tcy</td>
<td>Instruction Cycle Time</td>
<td>200</td>
<td>4/Fosc</td>
<td>—</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>TosL,</td>
<td>Clock in (OSC1) Low or High</td>
<td>50*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>XT Oscillator</td>
</tr>
<tr>
<td>TosH</td>
<td></td>
<td>Time</td>
<td>2*</td>
<td>—</td>
<td>—</td>
<td>μs</td>
<td>LP Oscillator</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>10*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>HS/EC Oscillator</td>
</tr>
<tr>
<td>4</td>
<td>TosR,</td>
<td>Clock in (OSC1) Rise or Fall</td>
<td>—</td>
<td>—</td>
<td>25*</td>
<td>ns</td>
<td>XT Oscillator</td>
</tr>
<tr>
<td>TosF</td>
<td></td>
<td>Time</td>
<td>—</td>
<td>—</td>
<td>50*</td>
<td>ns</td>
<td>LP Oscillator</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>—</td>
<td>15*</td>
<td>ns</td>
<td>HS/EC Oscillator</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

**Note 1:** Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 2:** All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the “max” cycle time limit is “DC” (no clock) for all devices.
TABLE 14-7: CALIBRATED INTERNAL RC FREQUENCIES

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Freq. Tolerance</th>
<th>Min.</th>
<th>Typ.†</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Internal Calibrated INTOSC Frequency(1)</td>
<td>± 1%</td>
<td>7.92</td>
<td>8.00</td>
<td>8.08</td>
<td>MHz</td>
<td>3.5V, +25°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>± 2%</td>
<td>7.84</td>
<td>8.00</td>
<td>8.16</td>
<td>MHz</td>
<td>2.5V ≤ VDD ≤ 5.5V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>± 5%</td>
<td>7.60</td>
<td>8.00</td>
<td>8.40</td>
<td>MHz</td>
<td>0°C ≤ TA ≤ +85°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>2.0V ≤ VDD ≤ 5.5V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-40°C ≤ TA ≤ +85°C (Ind.)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-40°C ≤ TA ≤ +125°C (Ext.)</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: To ensure these oscillator frequency tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. 0.1 uF and 0.01 uF values in parallel are recommended.
FIGURE 14-5: I/O TIMING

TABLE 14-8: TIMING REQUIREMENTS

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ. (1)</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>17</td>
<td>TOSH2IOV</td>
<td>OSC1↑ (Q1 cycle) to Port Out Valid(2), (3)</td>
<td>—</td>
<td>—</td>
<td>100*</td>
<td>ns</td>
</tr>
<tr>
<td>18</td>
<td>TOSH2IOI</td>
<td>OSC1↑ (Q2 cycle) to Port Input Invalid (I/O in hold time)(2)</td>
<td>50</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>19</td>
<td>TIOV2OSH</td>
<td>Port Input Valid to OSC1↑ (I/O in setup time)</td>
<td>20</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>20</td>
<td>TIOF</td>
<td>Port Output Rise Time(3)</td>
<td>—</td>
<td>10</td>
<td>50**</td>
<td>ns</td>
</tr>
<tr>
<td>21</td>
<td>TIOF</td>
<td>Port Output Fall Time(3)</td>
<td>—</td>
<td>10</td>
<td>58**</td>
<td>ns</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
** These parameters are design targets and are not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: Measurements are taken in EXTRC mode.

3: See Figure 14-3 for loading conditions.

Note: All tests must be done with specified capacitive loads (see data sheet) 50 pF on I/O pins and CLKOUT.
FIGURE 14-6: RESET, WATCHDOG TIMER AND DEVICE RESET TIMER TIMING

TABLE 14-9: RESET, WATCHDOG TIMER AND DEVICE RESET TIMER

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ. (1)</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>30</td>
<td>TMCL</td>
<td>MCLR Pulse Width (low)</td>
<td>2000*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>VDD = 5.0V</td>
</tr>
<tr>
<td>31</td>
<td>TWDNT</td>
<td>Watchdog Timer Time-out Period (no prescaler)</td>
<td>9*</td>
<td>18*</td>
<td>30*</td>
<td>ms</td>
<td>VDD = 5.0V (Industrial)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>9*</td>
<td>18*</td>
<td>40*</td>
<td>ms</td>
<td>VDD = 5.0V (Extended)</td>
</tr>
<tr>
<td>32</td>
<td>TDRT</td>
<td>Device Reset Timer Period</td>
<td>Standard</td>
<td>9*</td>
<td>18*</td>
<td>30*</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>VDD = 5.0V (Extended)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Short</td>
<td>0.5*</td>
<td>1.125*</td>
<td>2*</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0.5*</td>
<td>1.125*</td>
<td>2.5*</td>
<td>ms</td>
</tr>
<tr>
<td>34</td>
<td>TI0Z</td>
<td>I/O High-impedance from MCLR low</td>
<td>—</td>
<td>—</td>
<td>2000*</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

**Note 1:** Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 2:** Runs in MCLR or WDT Reset only in XT, LP and HS modes.
**FIGURE 14-7: TIMER0 CLOCK TIMINGS**

```
T0CKI

40  41  42
```

**TABLE 14-10: TIMER0 CLOCK REQUIREMENT**

<table>
<thead>
<tr>
<th>AC CHARACTERISTICS</th>
<th>Standard Operating Conditions (unless otherwise specified)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Operating Temperature $-40^\circ C \leq TA \leq +85^\circ C$ (industrial)</td>
</tr>
<tr>
<td></td>
<td>$-40^\circ C \leq TA \leq +125^\circ C$ (extended)</td>
</tr>
<tr>
<td></td>
<td>Operating Voltage $V_{DD}$ range is described in Section 14.1 “DC Characteristics: PIC16F526 (Industrial)”</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>No Prescaler</th>
<th>With Prescaler</th>
<th>Min.</th>
<th>Typ.(1)</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>40</td>
<td>T0H</td>
<td>T0CKI High Pulse Width</td>
<td>0.5 $T_{cy} + 20^*$</td>
<td>10*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>41</td>
<td>T0L</td>
<td>T0CKI Low Pulse Width</td>
<td>0.5 $T_{cy} + 20^*$</td>
<td>10*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>42</td>
<td>T0P</td>
<td>T0CKI Period</td>
<td>20 or $T_{cy} + 40^*$ N</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>Whichever is greater. $N = $ Prescale Value (1, 2, 4, ..., 256)</td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

**Note 1:** Data in the Typical (“Typ”) column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
### TABLE 14-11: FLASH DATA MEMORY WRITE/ERASE TIME

**AC CHARACTERISTICS**

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ.(^{(1)})</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>43</td>
<td>T(_{DW})</td>
<td>Flash Data Memory Write Cycle Time</td>
<td>2</td>
<td>3.5</td>
<td>5</td>
<td>ms</td>
<td></td>
</tr>
<tr>
<td>44</td>
<td>T(_{DE})</td>
<td>Flash Data Memory Erase Cycle Time</td>
<td>2</td>
<td>3.5</td>
<td>5</td>
<td>ms</td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

**Note 1:** Data in the Typical (“Typ”) column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
15.0 DC AND AC CHARACTERISTICS GRAPHS AND CHARTS

The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables, the data presented are outside specified operating range (i.e., outside specified VDD range). This is for information only and devices are ensured to operate properly only within the specified range.

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

“Typical” represents the mean of the distribution at 25°C. “Maximum” or “minimum” represents (mean + 3σ) or (mean - 3σ) respectively, where σ is a standard deviation, over each temperature range.

FIGURE 15-1: IDD VS. FOSC Over VDD (HS Mode)
FIGURE 15-2: TYPICAL $I_{DD}$ vs. $F_{OSC}$ OVER $V_{DD}$ (XT, EXTRC mode)

![Graph showing typical $I_{DD}$ vs. $F_{OSC}$ over $V_{DD}$ for XT, EXTRC mode.]

Typical: Statistical Mean @25°C
Maximum: Mean (Worst-Case Temp) + 3\sigma
(-40°C to 125°C)

FIGURE 15-3: MAXIMUM $I_{DD}$ vs. $F_{OSC}$ OVER $V_{DD}$ (XT, EXTRC mode)

![Graph showing maximum $I_{DD}$ vs. $F_{OSC}$ over $V_{DD}$ for XT, EXTRC mode.]

Typical: Statistical Mean @25°C
Maximum: Mean (Worst-Case Temp) + 3\sigma
(-40°C to 125°C)
FIGURE 15-4: IDD vs. VDD OVER FOSC (LP MODE)

- Typical: Statistical Mean @25°C
- Industrial: Mean (Worst-Case Temp) + 3σ (-40°C to 85°C)
- Extended: Mean (Worst-Case Temp) + 3σ (-40°C to 125°C)

- 32 kHz Maximum Extended
- 32 kHz Maximum Industrial
- 32 kHz Typical
FIGURE 15-5: TYPICAL $I_{PD}$ vs. $V_{DD}$ (SLEEP MODE, ALL PERIPHERALS DISABLED)

- Typical: Statistical Mean @25°C
- Maximum: Mean (Worst-Case Temp) + $3\sigma$ (-40°C to 125°C)

FIGURE 15-6: MAXIMUM $I_{PD}$ vs. $V_{DD}$ (SLEEP MODE, ALL PERIPHERALS DISABLED)

- Typical: Statistical Mean @25°C
- Maximum: Mean (Worst-Case Temp) + $3\sigma$ (-40°C to 125°C)
FIGURE 15-7: TYPICAL WDT IpD vs. VDD

Typical: Statistical Mean @25°C
Maximum: Mean (Worst-Case Temp) + 3σ
(-40°C to 125°C)

FIGURE 15-8: MAXIMUM WDT IpD vs. VDD OVER TEMPERATURE

Typical: Statistical Mean @25°C
Maximum: Mean (Worst-Case Temp) + 3σ
(-40°C to 125°C)
FIGURE 15-9: COMPARATOR IPD vs. VDD (COMPARATOR ENABLED)

Typical: Statistical Mean @25°C
Maximum: Mean (Worst-Case Temp) + 3σ
(-40°C to 125°C)

Typical
Maximum

FIGURE 15-10: WDT TIME-OUT vs. VDD OVER TEMPERATURE (NO PRESCALER)

Typical: Statistical Mean @25°C
Maximum: Mean (Worst-Case Temp) + 3σ
(-40°C to 125°C)

Typical. 25°C
Max. 125°C
Max. 85°C
Min. -40°C

Time (ms)
Figure 15-11: $V_{OL}$ vs. $I_{OL}$ over temperature ($V_{DD} = 3.0V$)

- Typical: Statistical Mean @25°C
- Maximum: Mean (Worst-Case Temp) + 3σ (-40°C to 125°C)

Figure 15-12: $V_{OL}$ vs. $I_{OL}$ over temperature ($V_{DD} = 5.0V$)

- Typical: Statistical Mean @25°C
- Maximum: Meas + 3σ (-40°C to 125°C)
FIGURE 15-13:  $V_{OH}$ vs. $I_{OH}$ OVER TEMPERATURE ($V_{DD} = 3.0V$)

FIGURE 15-14:  $V_{OH}$ vs. $I_{OH}$ OVER TEMPERATURE ($V_{DD} = 5.0V$)

Typical: Statistical Mean @25°C
Maximum: Mean (Worst-Case Temp) + 3σ
(-40°C to 125°C)
FIGURE 15-15: TTL INPUT THRESHOLD $V_{IN}$ vs. $V_{DD}$

Typical: Statistical Mean @25°C
Maximum: Mean (Worst-Case Temp) + 3σ
(-40°C to 125°C)

FIGURE 15-16: SCHMITT TRIGGER INPUT THRESHOLD $V_{IN}$ vs. $V_{DD}$

Typical: Statistical Mean @25°C
Maximum: Mean (Worst-Case Temp) + 3σ
(-40°C to 125°C)
FIGURE 15-17: DEVICE RESET TIMER (HS, XT AND LP) vs. VDD

Note: See Table 14-9 if another clock mode is selected.
16.0 PACKAGING INFORMATION

16.1 Package Marking Information

<table>
<thead>
<tr>
<th>Package Type</th>
<th>Part Number</th>
<th>Marking</th>
</tr>
</thead>
<tbody>
<tr>
<td>14-Lead PDIP (300 mil)</td>
<td>PIC16F526-I/MG</td>
<td>MG1</td>
</tr>
<tr>
<td></td>
<td>PIC16F526-I/PG</td>
<td>e3 0215</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0410017</td>
</tr>
<tr>
<td>14-Lead SOIC (3.90 mm)</td>
<td>PIC16F526-E/MG</td>
<td>MG2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0410017</td>
</tr>
<tr>
<td>14-Lead TSSOP (4.4 mm)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16-Lead QFN</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**
- **XX...X**: Customer-specific information
- **Y**: Year code (last digit of calendar year)
- **YY**: Year code (last 2 digits of calendar year)
- **WW**: Week code (week of January 1 is week '01')
- **NNN**: Alphanumeric traceability code
- *Pb-free JEDEC designator for Matte Tin (Sn).
- *This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package.

**Note:** In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.

*Standard PIC® device marking consists of Microchip part number, year code, week code, and traceability code. For PIC device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.*
14-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Notes:**
1. Pin 1 visual index feature may vary, but must be located with the hatched area.
2. $§$ Significant Characteristic.
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010” per side.
4. Dimensioning and tolerancing per ASME Y14.5M.
   
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
14-Lead Plastic Small Outline (SL) – Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Dimension Limits</strong></td>
<td><strong>MIN</strong></td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
</tr>
<tr>
<td>Standoff $§$</td>
<td>A1</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Chamfer (optional)</td>
<td>h</td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
</tr>
<tr>
<td>Foot Angle</td>
<td>$\phi$</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
</tr>
<tr>
<td>Mold Draft Angle Top</td>
<td>$\alpha$</td>
</tr>
<tr>
<td>Mold Draft Angle Bottom</td>
<td>$\beta$</td>
</tr>
</tbody>
</table>

**Notes:**
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. $§$ Significant Characteristic.
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-065B
14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

---

**Recommended Land Pattern**

---

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Contact Pitch</td>
<td>E</td>
</tr>
<tr>
<td>Contact Pad Spacing</td>
<td>C</td>
</tr>
<tr>
<td>Contact Pad Width</td>
<td>X</td>
</tr>
<tr>
<td>Contact Pad Length</td>
<td>Y</td>
</tr>
<tr>
<td>Distance Between Pads</td>
<td>Gx</td>
</tr>
<tr>
<td>Distance Between Pads</td>
<td>G</td>
</tr>
</tbody>
</table>

Notes:
1. Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2065A
14-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm Body [TSSOP]

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of Pins</td>
<td>N</td>
<td>MIN</td>
<td>NOM</td>
<td>MAX</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
<td>0.65 BSC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
<td>–</td>
<td>–</td>
<td>1.20</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
<td>0.80</td>
<td>1.00</td>
<td>1.05</td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
<td>0.05</td>
<td>–</td>
<td>0.15</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
<td>–</td>
<td>–</td>
<td>6.40 BSC</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
<td>4.30</td>
<td>4.40</td>
<td>4.50</td>
</tr>
<tr>
<td>Molded Package Length</td>
<td>D</td>
<td>4.90</td>
<td>5.00</td>
<td>5.10</td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
<td>0.45</td>
<td>0.60</td>
<td>0.75</td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
<td>1.00 REF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Foot Angle</td>
<td>φ</td>
<td>0°</td>
<td>–</td>
<td>8°</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
<td>0.09</td>
<td>–</td>
<td>0.20</td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
<td>0.19</td>
<td>–</td>
<td>0.30</td>
</tr>
</tbody>
</table>

Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
3. Dimensioning and tolerancing per ASME Y14.5M.
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
   REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-087B
16-Lead Plastic Quad Flat, No Lead Package (MG) - 3x3x0.9 mm Body [QFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging
16-Lead Plastic Quad Flat, No Lead Package (MG) - 3x3x0.9 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Dimension Limits</td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
</tr>
<tr>
<td>Contact Thickness</td>
<td>A3</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
</tr>
<tr>
<td>Exposed Pad Width</td>
<td>E2</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Exposed Pad Length</td>
<td>D2</td>
</tr>
<tr>
<td>Contact Width</td>
<td>b</td>
</tr>
<tr>
<td>Contact Length</td>
<td>L</td>
</tr>
<tr>
<td>Contact-to-Exposed Pad</td>
<td>K</td>
</tr>
</tbody>
</table>

**Notes:**
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package is saw singulated.
3. Dimensioning and tolerancing per ASME Y14.5M.
   - **BSC:** Basic Dimension. Theoretically exact value shown without tolerances.
   - **REF:** Reference Dimension, usually without tolerance, for information purposes only.
16-Lead Plastic Quad Flat, No Lead Package (MG) – 3x3x0.9 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Dimension Limits</th>
<th>Contact Pitch</th>
<th>Optional Center Pad Width</th>
<th>Optional Center Pad Length</th>
<th>Contact Pad Spacing</th>
<th>Contact Pad Spacing</th>
<th>Contact Pad Width (X16)</th>
<th>Contact Pad Length (X16)</th>
<th>Distance Between Pads</th>
</tr>
</thead>
<tbody>
<tr>
<td>Units</td>
<td>E</td>
<td>W2</td>
<td>T2</td>
<td>C1</td>
<td>C2</td>
<td>X1</td>
<td>Y1</td>
<td>G</td>
</tr>
<tr>
<td>MILIMETERS</td>
<td>MIN</td>
<td>NOM</td>
<td>MAX</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0.50 BSC</td>
<td></td>
<td>1.20</td>
<td>2.90</td>
<td>2.90</td>
<td>0.30</td>
<td>0.80</td>
<td>0.20</td>
</tr>
</tbody>
</table>

**Notes:**
1. Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2142A
APPENDIX A: REVISION HISTORY

Revision A (August 2007)
Original release of this document.

Revision B (December 2008)
Added DC and AC Characteristics graphs; Updated Electrical Characteristics section; added I/O diagrams; updated the Flash Data Memory Control Section; made various changes to the Special Features of the CPU Section and made general edits. Miscellaneous updates.

Revision C (July 2009)
Removed “Preliminary” status; Revised Table 6-3: I/O Pins; Revised Table 8-3: Reset Conditions; Revised Table 14-4: A/D Converter Char.

Revision D (March 2010)
Added Package Drawings and Package Marking Information for the 16-Lead Package Quad Flat, No Lead Package (MG) - 3x3x0.9 mm Body (QFN); Updated the Product Identification System section.

Revision E (June 2010)
Revised Section 6 (I/O) Figures 6-1, 6-4 and 6-6.
THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** – Data sheets and errata, application notes and sample programs, design resources, user’s guides and hardware support documents, latest software releases and archived software
- **General Technical Support** – Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- **Business of Microchip** – Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip’s customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

CUSTOMER SUPPORT

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com
READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

To: Technical Publications Manager  
RE: Reader Response

From: Name ________________________________  
Company ________________________________  
Address __________________________________  
City / State / ZIP / Country ________________  
Telephone: (______) ________ - ________  
FAX: (______) ________ - ________

Application (optional):

Would you like a reply? Y N

Device: PIC16F526  
Literature Number: DS41326E

Questions:

1. What are the best features of this document?

2. How does this document meet your hardware and software development needs?

3. Do you find the organization of this document easy to follow? If not, why?

4. What additions to the document do you think would enhance the structure and subject?

5. What deletions from the document could be made without affecting the overall usefulness?

6. Is there any incorrect or misleading information (what and where)?

7. How would you improve this document?
INDEX

A
A/D
Specifications ....................................................... 89
ALU ................................................................. 11
Assembler
MPASM Assembler .................................................. 80

B
Block Diagram
Comparator for the PIC16F526 .................................... 65
On-Chip Reset Circuit .............................................. 51
Timer0 .................................................................. 37
TMR0/WDT Prescaler .............................................. 41
Watchdog Timer ..................................................... 54
Brown-Out Protection Circuit .................................... 55

C
C Compilers
MPASM C18 .......................................................... 80
Carry ..................................................................... 11
Clock Divisors ....................................................... 59
Clocking Scheme ................................................... 14
Code Protection ...................................................... 43, 57
CONFIG1 Register .................................................. 44
Configuration Bits .................................................. 43
Customer Change Notification Service ......................... 115
Customer Notification Service .................................. 115
Customer Support .................................................. 115

D
Data Memory (SRAM and FSRs)
Register File Map ................................................... 16
DC and AC Characteristics ........................................ 97
Graphs and Tables .................................................. 97
Development Support ............................................. 79
Digit Carry ................................................................ 11

E
Errata .................................................................... 5

F
Flash Data Memory Control ...................................... 23
FSR ...................................................................... 22
Fuses. See Configuration Bits

I
I/O Interfacing ......................................................... 29
I/O Ports .................................................................. 27
I/O Programming Considerations ................................. 36
ID Locations .......................................................... 43, 57
INDF .................................................................. 22
Indirect Data Addressing ........................................... 22
Instruction Cycle ..................................................... 14
Instruction Flow/Pipelining ........................................ 14
Instruction Set Summary ......................................... 72
Internet Address ..................................................... 115

L
Loading of PC ......................................................... 21

M
Memory Organization .............................................. 15
Memory Map .......................................................... 15
PIC16F526 ............................................................ 15

O
Option Register ..................................................... 19
OSC selection ......................................................... 43
OSCCAL Register ................................................... 20
Oscillator Configurations ......................................... 45
Oscillator Types
HS ........................................................................ 45
LP ......................................................................... 45
RC ........................................................................ 45
XT ........................................................................ 45

P
PIC16F526 Device Varieties ....................................... 9
POR
Device Reset Timer (DRT) ......................................... 43, 53
PD ................................................................. 55
Power-on Reset (POR) ............................................ 43
TG ........................................................................ 55
PORTB .................................................................. 27
PORTC .................................................................. 27
Power-down Mode .................................................. 56
Prescaler .............................................................. 40
Program Counter .................................................... 21

Q
Q cycles ................................................................ 14

R
RC Oscillator ........................................................ 46
Reader Response .................................................... 116
Read-Modify-Write ................................................ 36
Registers
CONFIG1 (Configuration Word Register 1) .................. 44
Special Function .................................................. 16
Reset ................................................................. 43

S
Sleep ................................................................. 43, 56
Software Simulator (MPASM SIM) ............................... 81
Special ............................................................... 17
Special Features of the CPU ...................................... 43
Special Function Registers ....................................... 16, 17
Stack .................................................................... 21
STATUS register .................................................. 55
Status Register ..................................................... 11, 18

T
Timer0
Timer0 ................................................................. 37
Timer0 (TMR0) Module ........................................... 37
TMR0 with External Clock ......................................... 39
Timing Diagrams and Specifications ............................. 91
Timing Parameter Symbology and Load Conditions ....... 90
TRIS Register ....................................................... 27
W
Wake-up from Sleep ........................................................... 56
Watchdog Timer (WDT) ................................................ 43, 53
  Period.......................................................................... 53
  Programming Considerations ..................................... 53
WWW Address................................................................. 115
WWW, On-Line Support.................................................... 5

Z
Zero bit.............................................................................. 11
PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

<table>
<thead>
<tr>
<th>PART NO.</th>
<th>X</th>
<th>XX</th>
<th>XXX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PIC16F526</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PIC16F526T(1)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Temperature Range</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I</td>
<td>= -40°C to +85°C (Industrial)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>E</td>
<td>= -40°C to +125°C (Extended)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Package:</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P</td>
<td>= Plastic (PDIP)(2)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SL</td>
<td>= 14L Small Outline, 3.90 mm (SOIC)(2)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ST</td>
<td>= Thin Shrink Small Outline (TSSOP)(2)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MG</td>
<td>= 16-Lead 3x3 (QFN)(2)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Pattern:</td>
<td>Special Requirements</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Examples:
- a) PIC16F526-E/P 301 = Extended Temp., PDIP package, QTP pattern #301
- b) PIC16F526-I/SL = Industrial Temp., SOIC package
- c) PIC16F526T-E/P = Extended Temp., PDIP package, Tape and Reel
- d) PIC16F526T-I/MG = Industrial Temp., QFN Package, Tape and Reel

Note 1: T = in tape and reel SOIC, TSSOP and QFN packages only
Note 2: Pb-free.
### AMERICAS

**Corporate Office**
2355 West Chandler Blvd.
Chandler, AZ  85224-6199
Tel:  480-792-7200
Fax:  480-792-7277

**Technical Support:**
http://support.microchip.com

**Web Address:**
www.microchip.com

- **Atlanta**
  - Duluth, GA
  - Tel: 678-957-9614
  - Fax: 678-957-1455

- **Boston**
  - Westborough, MA
  - Tel: 774-760-0087
  - Fax: 774-760-0088

- **Chicago**
  - Itasca, IL
  - Tel: 630-285-0071
  - Fax: 630-285-0075

- **Cleveland**
  - Independence, OH
  - Tel: 216-447-0087
  - Fax: 216-447-0088

- **Dallas**
  - Addison, TX
  - Tel: 972-818-7423
  - Fax: 972-818-2924

- **Detroit**
  - Farmington Hills, MI
  - Tel: 248-538-2250
  - Fax: 248-538-2260

- **Kokomo**
  - Kokomo, IN
  - Tel: 765-864-8360
  - Fax: 765-864-8387

- **Los Angeles**
  - Mission Viejo, CA
  - Tel: 949-462-9523
  - Fax: 949-462-9608

- **Santa Clara**
  - Santa Clara, CA
  - Tel: 408-961-6444
  - Fax: 408-961-6445

- **Toronto**
  - Mississauga, Ontario, Canada
  - Tel: 905-673-0699
  - Fax: 905-673-6509

### ASIA/PACIFIC

**Asia Pacific Office**
Suites 3707-14, 37th Floor
Tower 6, The Gateway Harbour City, Kowloon
Hong Kong
Tel: 852-2401-1200
Fax: 852-2401-3431

- **Australia - Sydney**
  - Tel: 61-2-9866-6733
  - Fax: 61-2-9866-755

- **China - Beijing**
  - Tel: 86-10-8528-2100
  - Fax: 86-10-8528-2104

- **China - Chengdu**
  - Tel: 86-28-8665-5511
  - Fax: 86-28-8665-7889

- **China - Chongqing**
  - Tel: 86-23-8980-9588
  - Fax: 86-23-8980-9500

- **China - Hong Kong SAR**
  - Tel: 852-2401-1200
  - Fax: 852-2401-3431

- **China - Nanjing**
  - Tel: 86-25-8473-2460
  - Fax: 86-25-8473-2470

- **China - Qingdao**
  - Tel: 86-532-8502-7355
  - Fax: 86-532-8502-7205

- **China - Shanghai**
  - Tel: 86-21-5407-5533
  - Fax: 86-21-5407-5066

- **China - Shenyang**
  - Tel: 86-24-2334-2393
  - Fax: 86-24-2334-2393

- **China - Shenzhen**
  - Tel: 86-755-8203-2660
  - Fax: 86-755-8203-1760

- **China - Wuhan**
  - Tel: 86-27-5980-5300
  - Fax: 86-27-5980-5118

- **China - Xian**
  - Tel: 86-29-8833-7252
  - Fax: 86-29-8833-7256

- **China - Xiamen**
  - Tel: 86-592-2388138
  - Fax: 86-592-2388130

- **China - Zhuhai**
  - Tel: 86-756-3210040
  - Fax: 86-756-3210049

### ASIA/PACIFIC

- **India - Bangalore**
  - Tel: 91-80-3090-4444
  - Fax: 91-80-3090-4123

- **India - New Delhi**
  - Tel: 91-11-4160-8631
  - Fax: 91-11-4160-8632

- **India - Pune**
  - Tel: 91-20-2566-1512
  - Fax: 91-20-2566-1513

- **Japan - Yokohama**
  - Tel: 81-45-471-6166
  - Fax: 81-45-471-6122

- **Korea - Daegu**
  - Tel: 82-53-744-4301
  - Fax: 82-53-744-4302

- **Korea - Seoul**
  - Tel: 82-2-554-7200
  - Fax: 82-2-558-5932 or 82-2-558-5934

- **Malaysia - Kuala Lumpur**
  - Tel: 60-3-6201-9857
  - Fax: 60-3-6201-9859

- **Malaysia - Penang**
  - Tel: 60-4-227-8870
  - Fax: 60-4-227-4068

- **Philippines - Manila**
  - Tel: 63-2-634-9065
  - Fax: 63-2-634-9069

- **Singapore**
  - Tel: 65-6334-8870
  - Fax: 65-6334-8850

- **Taiwan - Hsin Chu**
  - Tel: 886-3-6578-300
  - Fax: 886-3-6578-370

- **Taiwan - Kaohsiung**
  - Tel: 886-7-536-4818
  - Fax: 886-7-536-4803

- **Taiwan - Taipei**
  - Tel: 886-2-2500-6610
  - Fax: 886-2-2508-0102

- **Thailand - Bangkok**
  - Tel: 66-2-694-1351
  - Fax: 66-2-694-1350

### EUROPE

- **Austria - Wels**
  - Tel: 43-7242-2244-39
  - Fax: 43-7242-2244-393

- **Denmark - Copenhagen**
  - Tel: 45-4450-2828
  - Fax: 45-4485-2829

- **France - Paris**
  - Tel: 33-1-69-53-63-20
  - Fax: 33-1-69-30-90-79

- **Germany - Munich**
  - Tel: 49-89-627-144-0
  - Fax: 49-89-627-144-44

- **Italy - Milan**
  - Tel: 39-0331-742611
  - Fax: 39-0331-466781

- **Netherlands - Drunen**
  - Tel: 31-416-690399
  - Fax: 31-416-690340

- **Spain - Madrid**
  - Tel: 34-91-708-08-90
  - Fax: 34-91-708-08-91

- **UK - Wokingham**
  - Tel: 44-118-921-5869
  - Fax: 44-118-921-5820

01/05/10