Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.”

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer’s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KeelLog, KeelLog logo, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, rPIC and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Linear Active Thermistor, Migratable Memory, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSIP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rLAB, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company’s quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KeelLog® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip’s quality system for the design and manufacture of development systems is ISO 9001:2000 certified.
Device Included In This Data Sheet:
• PIC10F220
• PIC10F222

High-Performance RISC CPU:
• Only 33 Single-Word Instructions to Learn
• All Single-Cycle Instructions Except for Program Branches which are Two-Cycle
• 12-bit Wide Instructions
• 2-Level Deep Hardware Stack
• Direct, Indirect and Relative Addressing modes for Data and Instructions
• 8-bit Wide Data Path
• 8 Special Function Hardware Registers
• Operating Speed:
  - 500 ns instruction cycle with 8 MHz internal clock
  - 1 μs instruction cycle with 4 MHz internal clock

Special Microcontroller Features:
• 4 or 8 MHz Precision Internal Oscillator:
  - Factory calibrated to ±1%
• In-Circuit Serial Programming™ (ICSP™)
• In-Circuit Debugging (ICD) Support
• Power-On Reset (POR)
• Short Device Reset Timer, DRT (1.125 ms typical)
• Watchdog Timer (WDT) with Dedicated On-Chip RC Oscillator for Reliable Operation
• Programmable Code Protection
• Multiplexed MCLR Input Pin
• Internal Weak Pull-Ups on I/O Pins
• Power-Saving Sleep mode
• Wake-up from Sleep on Pin Change

Low-Power Features/CMOS Technology:
• Operating Current:
  - < 175 μA @ 2V, 4 MHz
• Standby Current:
  - 100 nA @ 2V, typical
• Low-Power, High-Speed Flash Technology:
  - 100,000 Flash endurance
  - > 40-year retention
• Fully Static Design
• Wide Operating Voltage Range: 2.0V to 5.5V
• Wide Temperature Range:
  - Industrial: -40°C to +85°C
  - Extended: -40°C to +125°C

Peripheral Features:
• 4 I/O Pins:
  - 3 I/O pins with individual direction control
  - 1 input only pin
  - High current sink/source for direct LED drive
  - Wake-on-change
  - Weak pull-ups
• 8-bit Real-Time Clock/Counter (TMR0) with 8-bit Programmable Prescaler
• Analog-to-Digital (A/D) Converter:
  - 8-bit resolution
  - 2 external input channels
  - 1 internal input channel dedicated

<table>
<thead>
<tr>
<th>Device</th>
<th>Program Memory</th>
<th>Data Memory</th>
<th>I/O</th>
<th>Timers 8-bit</th>
<th>8-Bit A/D (ch)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Flash (words)</td>
<td>SRAM (bytes)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PIC10F220</td>
<td>256</td>
<td>16</td>
<td>4</td>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td>PIC10F222</td>
<td>512</td>
<td>23</td>
<td>4</td>
<td>1</td>
<td>2</td>
</tr>
</tbody>
</table>

© 2007 Microchip Technology Inc.
6-Lead SOT-23 Pin Diagram

- GP0/AN0/ICSPDAT
- Vss
- GP1/AN1/ICSPCLK

6-Lead DIP Pin Diagram

- N/C
- VDD
- GP2/T0CKI/FOSC4
- GP1/AN1/ICSPCLK

8-Lead DFN Pin Diagram

- N/C
- VDD
- GP2/T0CKI/FOSC4
- GP1/AN1/ICSPCLK

- GP0/AN0/ICSPDAT
- Vss
- GP3/MCLR/VPP
- /VPP
Table of Contents

1.0 General Description.............................................................................................................. 5
2.0 Device Varieties .................................................................................................................. 7
3.0 Architectural Overview ...................................................................................................... 9
4.0 Memory Organization ........................................................................................................ 13
5.0 I/O Port ............................................................................................................................. 21
6.0 TMR0 Module and TMR0 Register .................................................................................... 25
7.0 Analog-to-Digital (A/D) converter ..................................................................................... 29
8.0 Special Features Of The CPU .......................................................................................... 33
9.0 Instruction Set Summary .................................................................................................... 43
10.0 Electrical Characteristics ................................................................................................ 51
11.0 Development Support ..................................................................................................... 61
12.0 DC and AC Characteristics Graphs and Charts .............................................................. 69
13.0 Packaging Information .................................................................................................... 73
Index ....................................................................................................................................... 79
The Microchip Web Site ........................................................................................................ 81
Customer Change Notification Service .................................................................................. 81
Customer Support .................................................................................................................. 81
Reader Response .................................................................................................................... 82
Product Identification System ............................................................................................... 83

TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@mail.microchip.com or fax the Reader Response Form in the back of this data sheet to (480) 792-4150. We welcome your feedback.

Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

• Microchip’s Worldwide Web site; http://www.microchip.com
• Your local Microchip sales office (see last page)
• The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

Customer Notification System

Register on our web site at www.microchip.com/cn to receive the most current information on all of our products.
1.0 GENERAL DESCRIPTION

The PIC10F220/222 devices from Microchip Technology are low-cost, high-performance, 8-bit, fully-static Flash-based CMOS microcontrollers. They employ a RISC architecture with only 33 single-word/single-cycle instructions. All instructions are single-cycle (1 μs) except for program branches, which take two cycles. The PIC10F220/222 devices deliver performance in an order of magnitude higher than their competitors in the same price category. The 12-bit wide instructions are highly symmetrical, resulting in a typical 2:1 code compression over other 8-bit microcontrollers in its class. The easy-to-use and easy to remember instruction set reduces development time significantly.

The PIC10F220/222 products are equipped with special features that reduce system cost and power requirements. The Power-on Reset (POR) and Device Reset Timer (DRT) eliminates the need for the external Reset circuitry. INTOSC Internal Oscillator mode is provided, thereby, preserving the limited number of I/O available. Power-Saving Sleep mode, Watchdog Timer and code protection features improve system cost, power and reliability.

The PIC10F220/222 devices are available in cost-effective Flash, which is suitable for production in any volume. The customer can take full advantage of Microchip’s price leadership in Flash programmable microcontrollers while benefiting from the Flash programmable flexibility.

The PIC10F220/222 products are supported by a full-featured macro assembler, a software simulator, an in-circuit debugger, a ‘C’ compiler, a low-cost development programmer and a full featured programmer. All the tools are supported on IBM® PC and compatible machines.

<table>
<thead>
<tr>
<th>TABLE 1-1: PIC10F220/222 DEVICES(1), (2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock</td>
</tr>
<tr>
<td>Memory</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>Peripherals</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>Features</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
</tbody>
</table>

Note 1: The PIC10F220/222 devices have Power-on Reset, selectable Watchdog Timer, selectable code-protect, high I/O current capability and precision internal oscillator.

2: The PIC10F220/222 devices use serial programming with data pin GP0 and clock pin GP1.

1.1 Applications

The PIC10F220/222 devices fit in applications ranging from personal care appliances and security systems to low-power remote transmitters/receivers. The Flash technology makes customizing application programs (transmitter codes, appliance settings, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages, for through hole or surface mounting, make these microcontrollers well suited for applications with space limitations. Low-cost, low-power, high-performance, ease-of-use and I/O flexibility make the PIC10F220/222 devices very versatile, even in areas where no microcontroller use has been considered before (e.g., timer functions, logic and PLDs in larger systems and coprocessor applications).
2.0 DEVICE VARIETIES

A variety of packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the PIC10F220/222 Product Identification System at the back of this data sheet to specify the correct part number.

2.1 Quick Turn Programming (QTP) Devices

Microchip offers a QTP programming service for factory production orders. This service is made available for users who choose not to program medium-to-high quantity units and whose code patterns have stabilized. The devices are identical to the Flash devices but with all Flash locations and fuse options already programmed by the factory. Certain code and prototype verification procedures do apply before production shipments are available. Please contact your local Microchip Technology sales office for more details.

2.2 Serialized Quick Turn Programming℠ (SQTP℠) Devices

Microchip offers a unique programming service, where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number, which can serve as an entry-code, password or ID number.
3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC10F220/222 devices can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC10F220/222 devices use a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architectures where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12 bits wide, making it possible to have all single-word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle (1 μs @ 4 MHz or 500 ns @ 8 MHz) except for program branches.

The table below lists program memory (Flash) and data memory (RAM) for the PIC10F220/222 devices.

<table>
<thead>
<tr>
<th>Device</th>
<th>Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Program</td>
</tr>
<tr>
<td>PIC10F220</td>
<td>256 x 12</td>
</tr>
<tr>
<td>PIC10F222</td>
<td>512 x 12</td>
</tr>
</tbody>
</table>

The PIC10F220/222 devices can directly or indirectly address its register files and data memory. All Special Function Registers (SFR), including the PC, are mapped in the data memory. The PIC10F220/222 devices have a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation, on any register, using any addressing mode. This symmetrical nature and lack of “special optimal situations” make programming with the PIC10F220/222 devices simple, yet efficient. In addition, the learning curve is reduced significantly.

The PIC10F220/222 devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two’s complement in nature. In two-operand instructions, one operand is typically the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC) and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

A simplified block diagram is shown in Figure 3-1 with the corresponding device pins described in Table 3-1.
TABLE 3-1: PINOUT DESCRIPTION

<table>
<thead>
<tr>
<th>Name</th>
<th>Function</th>
<th>Input Type</th>
<th>Output Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>GP0/AN0/ICSPDAT</td>
<td>GP0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.</td>
</tr>
<tr>
<td></td>
<td>AN0</td>
<td>AN</td>
<td>—</td>
<td>Analog Input</td>
</tr>
<tr>
<td></td>
<td>ICSPDAT</td>
<td>ST</td>
<td>CMOS</td>
<td>In-Circuit programming data</td>
</tr>
<tr>
<td>GP1/AN1/ICSPCLK</td>
<td>GP1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.</td>
</tr>
<tr>
<td></td>
<td>AN1</td>
<td>AN</td>
<td>—</td>
<td>Analog Input</td>
</tr>
<tr>
<td></td>
<td>ICSPCLK</td>
<td>ST</td>
<td>—</td>
<td>In-Circuit programming clock</td>
</tr>
<tr>
<td>GP2/T0CKI/FOSC4</td>
<td>GP2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td></td>
<td>T0CKI</td>
<td>ST</td>
<td>—</td>
<td>Clock input to TMR0</td>
</tr>
<tr>
<td></td>
<td>FOSC4</td>
<td>—</td>
<td>CMOS</td>
<td>Oscillator/4 output</td>
</tr>
<tr>
<td>GP3/MCLR/VPP</td>
<td>GP3</td>
<td>TTL</td>
<td>—</td>
<td>Input pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.</td>
</tr>
<tr>
<td></td>
<td>MCLR</td>
<td>ST</td>
<td>—</td>
<td>Master Clear (Reset). When configured as MCLR, this pin is an active-low Reset to the device. Voltage on MCLR/VPP must not exceed Vdd during normal device operation or the device will enter Programming mode.</td>
</tr>
<tr>
<td></td>
<td>VPP</td>
<td>HV</td>
<td>—</td>
<td>Programming voltage input</td>
</tr>
<tr>
<td>Vdd</td>
<td>Vdd</td>
<td>P</td>
<td>—</td>
<td>Positive supply for logic and I/O pins</td>
</tr>
<tr>
<td>Vss</td>
<td>Vss</td>
<td>P</td>
<td>—</td>
<td>Ground reference for logic and I/O pins</td>
</tr>
</tbody>
</table>

Legend:  I = Input, O = Output, I/O = Input/Output, P = Power, — = Not used, TTL = TTL input, ST = Schmitt Trigger input, AN = Analog Input
3.1 Clocking Scheme/Instruction Cycle

The clock is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the PC is incremented every Q1, and the instruction is fetched from program memory and latched into the Instruction Register (IR) in Q4. It is decoded and executed during Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-2 and Example 3-1.

3.2 Instruction Flow/Pipelining

An instruction cycle consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the PC to change (e.g., GOTO) then two cycles are required to complete the instruction (Example 3-1).

A fetch cycle begins with the PC incrementing in Q1. In the execution cycle, the fetched instruction is latched into the Instruction Register in cycle Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).

**FIGURE 3-2: CLOCK / INSTRUCTION CYCLE**

![Figure 3-2: Clock/Instruction Cycle Diagram]

**EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW**

<p>| | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>MOV L 03H</td>
<td>Fetch 1</td>
<td>Execute 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>MOV W GPIO</td>
<td>Fetch 2</td>
<td>Execute 2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>CALL SUB_1</td>
<td>Fetch 3</td>
<td>Execute 3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>BSF GPIO, BIT1</td>
<td>Fetch 4</td>
<td>Flush</td>
<td>Fetch SUB_1</td>
<td>Execute SUB_1</td>
</tr>
</tbody>
</table>

All instructions are single cycle, except for any program branches. These take two cycles, since the fetch instruction is “flushed” from the pipeline, while the new instruction is being fetched and then executed.
4.0 MEMORY ORGANIZATION
The PIC10F220/222 memories are organized into program memory and data memory. Data memory banks are accessed using the File Select Register (FSR).

4.1 Program Memory Organization for the PIC10F220
The PIC10F220 devices have a 9-bit Program Counter (PC) capable of addressing a 512 x 12 program memory space.

Only the first 256 x 12 (0000h-00FFh) for the PIC10F220 are physically implemented (see Figure 4-1). Accessing a location above these boundaries will cause a wrap-around within the first 256 x 12 space (PIC10F220). The effective Reset vector is at 0000h, (see Figure 4-1). Location 00FFh (PIC10F220) contains the internal clock oscillator calibration value. This value should never be overwritten.

4.2 Program Memory Organization for the PIC10F222
The PIC10F222 devices have a 10-bit Program Counter (PC) capable of addressing a 1024 x 12 program memory space.

Only the first 512 x 12 (0000h-01FFh) for the PIC10F222 are physically implemented (see Figure 4-2). Accessing a location above these boundaries will cause a wrap-around within the first 512 x 12 space (PIC10F222). The effective Reset vector is at 0000h, (see Figure 4-2). Location 01FFh (PIC10F222) contains the internal clock oscillator calibration value. This value should never be overwritten.

FIGURE 4-2: PROGRAM MEMORY MAP AND STACK FOR THE PIC10F222
Note 1: Address 0000h becomes the effective Reset vector. Location 01FFh contains the MOVLW XX internal oscillator calibration value.
4.3 Data Memory Organization

Data memory is composed of registers or bytes of RAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers (SFR) and General Purpose Registers (GPR).

The Special Function Registers include the TMR0 register, the Program Counter (PCL), the STATUS register, the I/O register (GPIO) and the File Select Register (FSR). In addition, Special Function Registers are used to control the I/O port configuration and prescaler options.

The General Purpose Registers are used for data and control information under command of the instructions. For the PIC10F220, the register file is composed of 9 Special Function Registers and 16 General Purpose Registers (Figure 4-3, Figure 4-4). For the PIC10F222, the register file is composed of 9 Special Function Registers and 23 General Purpose Registers (Figure 4-4).

4.3.1 GENERAL PURPOSE REGISTER FILE

The General Purpose Register file is accessed, either directly or indirectly, through the File Select Register (FSR). See Section 4.9 “Indirect Data Addressing; INDF and FSR Registers”.

4.3.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers (SFRs) are registers used by the CPU and peripheral functions to control the operation of the device (Table 4-1).

The Special Function Registers can be classified into two sets. The Special Function Registers associated with the “core” functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature.

<table>
<thead>
<tr>
<th>File Address</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00h</td>
<td>INDF(1)</td>
</tr>
<tr>
<td>01h</td>
<td>TMR0</td>
</tr>
<tr>
<td>02h</td>
<td>PCL</td>
</tr>
<tr>
<td>03h</td>
<td>STATUS</td>
</tr>
<tr>
<td>04h</td>
<td>FSR</td>
</tr>
<tr>
<td>05h</td>
<td>OSCCAL</td>
</tr>
<tr>
<td>06h</td>
<td>GPIO</td>
</tr>
<tr>
<td>07h</td>
<td>ADCON0</td>
</tr>
<tr>
<td>08h</td>
<td>ADRES</td>
</tr>
<tr>
<td>09h</td>
<td>Unimplemented(2)</td>
</tr>
<tr>
<td>0Fh</td>
<td>General Purpose Registers</td>
</tr>
<tr>
<td>1Fh</td>
<td></td>
</tr>
</tbody>
</table>

Note 1: Not a physical register. See Section 4.9 “Indirect Data Addressing; INDF and FSR Registers”.

Note 2: Unimplemented, read as 00h.
### 4.4 STATUS Register

This register contains the arithmetic status of the ALU, the Reset status and the page preselect bit.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, **CLRF STATUS** will clear the upper three bits and set the Z bit. This leaves the STATUS register as 000u uuuu (where u = unchanged).

Therefore, it is recommended that only **BCF**, **BSF** and **MOVWF** instructions be used to alter the STATUS register. These instructions do not affect the Z, DC or C bits from the STATUS register. For other instructions, which do affect Status bits, see Instruction Set Summary.

---

### TABLE 4-1: SPECIAL FUNCTION REGISTER (SFR) SUMMARY

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-On Reset(2)</th>
<th>Page #</th>
</tr>
</thead>
<tbody>
<tr>
<td>00h</td>
<td>INDF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>xxxx xxxx</td>
<td>20</td>
</tr>
<tr>
<td>01h</td>
<td>TMR0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>xxxx xxxx</td>
<td>25</td>
</tr>
<tr>
<td>02h</td>
<td>PCL(1)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1111 1111</td>
<td>19</td>
</tr>
<tr>
<td>03h</td>
<td>STATUS</td>
<td>GPWUF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0--1 1xxx(3)</td>
<td>15</td>
</tr>
<tr>
<td>04h</td>
<td>FSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>11lx xxxx</td>
<td>20</td>
</tr>
<tr>
<td>05h</td>
<td>OSCCAL</td>
<td>CAL6</td>
<td>CAL5</td>
<td>CAL4</td>
<td>CAL3</td>
<td>CAL2</td>
<td>CAL1</td>
<td>CAL0</td>
<td>FOSC4</td>
<td>1111 1110</td>
<td>18</td>
</tr>
<tr>
<td>06h</td>
<td>GPIO</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1111 1111</td>
<td>21</td>
</tr>
<tr>
<td>07h</td>
<td>ADCON0</td>
<td>ANS1</td>
<td>ANS0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>11-- 1100</td>
<td>30</td>
</tr>
<tr>
<td>08h</td>
<td>ADRES</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1111 xxx</td>
<td>31</td>
</tr>
<tr>
<td>N/A</td>
<td>TRISGPIO</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>---- 1111</td>
<td>23</td>
</tr>
<tr>
<td>N/A</td>
<td>OPTION</td>
<td>GPWU</td>
<td>GPPU</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
<td>1111 1111</td>
<td>17</td>
</tr>
</tbody>
</table>

**Legend:** – = unimplemented, read as ‘0’, x = unknown, u = unchanged, q = value depends on condition.

**Note:**
1. The upper byte of the Program Counter is not directly accessible. See Section 4.7 “Program Counter” for an explanation of how to access these bits.
2. Other (non Power-up) Resets include external Reset through MCLR, Watchdog Timer and wake-up on pin change Reset.
3. See Table 8-1 for other Reset specific values.
## REGISTER 4-1: STATUS REGISTER (ADDRESS: 03h)

<table>
<thead>
<tr>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R-1</th>
<th>R-1</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
</tr>
</thead>
<tbody>
<tr>
<td>GPWUF</td>
<td>—</td>
<td>—</td>
<td>TO</td>
<td>PD</td>
<td>Z</td>
<td>DC</td>
<td>C</td>
</tr>
</tbody>
</table>

### Bit Descriptions:

- **GPWUF**: GPIO Reset bit
  - 1 = Reset due to wake-up from Sleep on pin change
  - 0 = After power-up or other Reset

- **Reserved**: Do not use. Use of this bit may affect upward compatibility with future products.

- **TO**: Time-out bit
  - 1 = After power-up, **CLRWD**T instruction or **SLEEP** instruction
  - 0 = A WDT time-out occurred

- **PD**: Power-down bit
  - 1 = After power-up or by the **CLRWD**T instruction
  - 0 = By execution of the **SLEEP** instruction

- **Z**: Zero bit
  - 1 = The result of an arithmetic or logic operation is zero
  - 0 = The result of an arithmetic or logic operation is not zero

- **DC**: Digit carry/borrow bit (for **ADDWF** and **SUBWF** instructions)
  - **ADDWF**:
    - 1 = A carry to the 4th low-order bit of the result occurred
    - 0 = A carry to the 4th low-order bit of the result did not occur
  - **SUBWF**:
    - 1 = A borrow from the 4th low-order bit of the result did not occur
    - 0 = A borrow from the 4th low-order bit of the result occurred

- **C**: Carry/borrow bit (for **ADDWF**, **SUBWF** and **RRF**, **RLF** instructions)
  - **ADDWF**:
    - 1 = A carry occurred
    - 0 = A carry did not occur
  - **SUBWF**:
    - 1 = A borrow did not occur
    - 0 = A borrow occurred
  - **RRF** or **RLF**:
    - Load bit with LSb or MSb, respectively
4.5 OPTION Register

The OPTION register is a 8-bit wide, write-only register, which contains various control bits to configure the Timer0/WDT prescaler and Timer0.

The OPTION register is not memory mapped and is therefore only addressable by executing the OPTION instruction, the contents of the W register will be transferred to the OPTION register. A Reset sets the OPTION<7:0> bits.

Note: If TRIS bit is set to ‘0’, the wake-up on change and pull-up functions are disabled for that pin (i.e., note that TRIS overrides Option control of GPPU and GPWU).

Note: If the T0CS bit is set to ‘1’, it will override the TRIS function on the T0CKI pin.

REGISTER 4-2: OPTION REGISTER

<table>
<thead>
<tr>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
<th>W-1</th>
</tr>
</thead>
<tbody>
<tr>
<td>GPWU</td>
<td>GPPU</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
</tr>
<tr>
<td>bit 7</td>
<td>bit 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’
-n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown

bit 7  GPWU: Enable Wake-up On Pin Change bit (GP0, GP1, GP3)
1 = Disabled
0 = Enabled

bit 6  GPPU: Enable Weak Pull-ups bit (GP0, GP1, GP3)
1 = Disabled
0 = Enabled

bit 5  T0CS: Timer0 Clock Source Select bit
1 = Transition on T0CKI pin (overrides TRIS on the T0CKI pin)
0 = Transition on internal instruction cycle clock, Fosc/4

bit 4  T0SE: Timer0 Source Edge Select bit
1 = Increment on high-to-low transition on the T0CKI pin
0 = Increment on low-to-high transition on the T0CKI pin

bit 3  PSA: Prescaler Assignment bit
1 = Prescaler assigned to the WDT
0 = Prescaler assigned to Timer0

bit 2-0  PS<2:0>: Prescaler Rate Select bits

<table>
<thead>
<tr>
<th>Bit Value</th>
<th>Timer0 Rate</th>
<th>WDT Rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>1:2</td>
<td>1:1</td>
</tr>
<tr>
<td>001</td>
<td>1:4</td>
<td>1:2</td>
</tr>
<tr>
<td>010</td>
<td>1:8</td>
<td>1:4</td>
</tr>
<tr>
<td>011</td>
<td>1:16</td>
<td>1:8</td>
</tr>
<tr>
<td>100</td>
<td>1:32</td>
<td>1:16</td>
</tr>
<tr>
<td>101</td>
<td>1:64</td>
<td>1:32</td>
</tr>
<tr>
<td>110</td>
<td>1:128</td>
<td>1:64</td>
</tr>
<tr>
<td>111</td>
<td>1:256</td>
<td>1:128</td>
</tr>
</tbody>
</table>
4.6 OSCCAL Register

The Oscillator Calibration (OSCCAL) register is used to calibrate the internal precision 4/8 MHz oscillator. It contains seven bits for calibration.

<table>
<thead>
<tr>
<th>bit 7</th>
<th>CAL&lt;6:0&gt;</th>
<th>Oscillator Calibration bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0000001</td>
<td>Center frequency</td>
</tr>
<tr>
<td>1</td>
<td>0000011</td>
<td>Minimum frequency</td>
</tr>
<tr>
<td>1</td>
<td>111111</td>
<td>Maximum frequency</td>
</tr>
</tbody>
</table>

- FOSC4: INTOSC/4 Output Enable bit(1)
  - 1 = INTOSC/4 output onto GP2
  - 0 = GP2/T0CKI applied to GP2

Note 1: Overrides GP2/T0CKI control registers when enabled.
4.7 Program Counter

As a program instruction is executed, the Program Counter (PC) will contain the address of the next program instruction to be executed. The PC value is increased by one every instruction cycle, unless an instruction changes the PC.

For a GOTO instruction, bits 8:0 of the PC are provided by the GOTO instruction word. The PC Latch (PCL) is mapped to PC<7:0>.

For a CALL instruction or any instruction where the PCL is the destination, bits 7:0 of the PC again are provided by the instruction word. However, PC<8> does not come from the instruction word, but is always cleared (Figure 4-5).

Instructions where the PCL is the destination or Modify PCL instructions, include MOVWF PC, ADDWF PC and BSF PC, 5.

Note: Because PC<8> is cleared in the CALL instruction or any Modify PCL instruction, all subroutine calls or computed jumps are limited to the first 256 locations of any program memory page (512 words long).

4.7.1 Effects of Reset

The PC is set upon a Reset, which means that the PC addresses the last location in program memory (i.e., the oscillator calibration instruction). After executing MOVWF XX, the PC will roll over to location 0000h and begin executing user code.

4.8 Stack

The PIC10F220 device has a 2-deep, 8-bit wide hardware PUSH/POP stack.

The PIC10F222 device has a 2-deep, 9-bit wide hardware PUSH/POP stack.

A CALL instruction will PUSH the current value of stack 1 into stack 2 and then PUSH the current PC value, incremented by one, into stack level 1. If more than two sequential CALL’s are executed, only the most recent two return addresses are stored.

A RETLW instruction will POP the contents of stack level 1 into the PC and then copy stack level 2 contents into level 1. If more than two sequential RETLW’s are executed, the stack will be filled with the address previously stored in level 2.

Note 1: The W register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory.

2: There are no Status bits to indicate stack overflows or stack underflow conditions.

3: There are no instructions mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL and RETLW instructions.
4.9 Indirect Data Addressing; INDF and FSR Registers

The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a pointer). This is indirect addressing.

4.9.1 INDIRECT ADDRESSING

• Register file 09 contains the value 10h
• Register file 0A contains the value 0Ah
• Load the value 09 into the FSR register
• A read of the INDF register will return the value of 10h
• Increment the value of the FSR register by one (FSR = 0A)
• A read of the INDR register now will return the value of 0Ah.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no-operation (although Status bits may be affected).

A simple program to clear RAM locations 10h-1Fh using Indirect addressing is shown in Example 4-1.

EXAMPLE 4-1: HOW TO CLEAR RAM USING INDIRECT ADDRESSING

```assembly
MOVLW 0x10 ;initialize pointer
MOVF FSR ;to RAM
NEXT  CLRF INDF ;clear INDF ;register
       INCF FSR,F ;inc pointer
       BTFSC FSR,4 ;all done?
       GOTO NEXT ;NO, clear next
CONTINUE : ;YES, continue
```

The FSR is a 5-bit wide register. It is used in conjunction with the INDF register to indirectly address the data memory area.

The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh.

Note: Do not use banking. FSR <7:5> are unimplemented and read as '1's.

FIGURE 4-6: DIRECT/INDIRECT ADDRESSING

Note 1: For register map detail, see Section 4.3 “Data Memory Organization”.
5.0 I/O PORT

As with any other register, the I/O register(s) can be written and read under program control. However, read instructions (e.g., MOVF GPIO, W) always read the I/O pins independent of the pin’s Input/Output modes. On Reset, all I/O ports are defined as input (inputs are at high-impedance) since the I/O control registers are all set.

5.1 GPIO

GPIO is an 8-bit I/O register. Only the low-order 4 bits are used (GP<3:0>). Bits 7 through 4 are unimplemented and read as '0's. Please note that GP3 is an input only pin. Pins GP0, GP1 and GP3 can be configured with weak pull-ups and also for wake-up on change. The wake-up on change and weak pull-up functions are not individually pin selectable. If GP3/ MCLR is configured as MCLR, a weak pull-up can be enabled via the Configuration Word. Configuring GP3 as MCLR disables the wake-up on change function for this pin.

5.2 TRIS Registers

The Output Driver Control register is loaded with the contents of the W register by executing the TRIS f instruction. A '1' from a TRIS register bit puts the corresponding output driver in a High-Impedance mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer. The exceptions are GP3, which is input only, and the GP2/T0CKI/ FOSC4 pin, which may be controlled by various registers. See Table 5-1.

Note: A read of the ports reads the pins, not the output data latches. That is, if an output driver on a pin is enabled and driven high, but the external system is holding it low, a read of the port will indicate that the pin is low.

The TRIS registers are “write-only” and are set (output drivers disabled) upon Reset.

5.3 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 5-1. All port pins, except GP3, which is input only, may be used for both input and output operations. For input operations, these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF GPIO, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit in TRIS must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin (except GP3) can be programmed individually as input or output.

FIGURE 5-1: EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN

<table>
<thead>
<tr>
<th>TABLE 5-1: ORDER OF PRECEDENCE FOR PIN FUNCTIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Priority</td>
</tr>
<tr>
<td>----------</td>
</tr>
<tr>
<td>1</td>
</tr>
<tr>
<td>2</td>
</tr>
<tr>
<td>3</td>
</tr>
</tbody>
</table>

TABLE 5-2: REQUIREMENTS TO MAKE PINS AVAILABLE IN DIGITAL MODE

<table>
<thead>
<tr>
<th>Bit</th>
<th>GP0</th>
<th>GP1</th>
<th>GP2</th>
<th>GP3</th>
</tr>
</thead>
<tbody>
<tr>
<td>FOSC4</td>
<td>—</td>
<td>—</td>
<td>0</td>
<td>—</td>
</tr>
<tr>
<td>T0CS</td>
<td>—</td>
<td>—</td>
<td>0</td>
<td>—</td>
</tr>
<tr>
<td>ANS1</td>
<td>—</td>
<td>0</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>ANS0</td>
<td>0</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>MCLRE</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>0</td>
</tr>
</tbody>
</table>

Legend: — = Condition of bit will have no effect on the setting of the pin to Digital mode.
FIGURE 5-2: BLOCK DIAGRAM OF GP0 AND GP1

Data Bus
WR Port
W Reg
TRIS 'f'

D Q
Data Latch
CK Q

D Q
TRIS Latch
CK Q

Reset
Analog Enable

GPPU

RD Port

Mis-Match
ADC

Note 1: I/O pins have protection diodes to VDD and VSS.

FIGURE 5-3: BLOCK DIAGRAM OF GP2

Data Bus
WR Port
D Q
Data Latch
CK Q

D Q
TRIS Latch
CK Q

Reset
T0CS

Fosc4
OSCCAL<0>

I/O Pin(1)

RD Port

T0CKI

Note 1: I/O pins have protection diodes to VDD and VSS.

FIGURE 5-4: BLOCK DIAGRAM OF GP3

GPPU

MCLRE

Reset

I/O Pin(1)

Data Bus

RD Port

Q D

CK

Mis-match

Note 1: GP3/MCLR pin has a protection diode to VSS only.
5.4 I/O Programming Considerations

5.4.1 BIDIRECTIONAL I/O PORTS

Some instructions operate internally as read followed by write operations. The \texttt{BCF} and \texttt{BSF} instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a \texttt{BSF} operation on bit 2 of GPIO will cause all eight bits of GPIO to be read into the CPU, bit 2 to be set and the GPIO value to be written to the output latches. If another bit of GPIO is used as a bidirectional I/O pin (say bit 0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit 0 is switched into Output mode later on, the content of the data latch may now be unknown.

Example 5-1 shows the effect of two sequential Read-Modify-Write instructions (e.g., \texttt{BCF}, \texttt{BSF}, etc.) on an I/O port.

A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

### Example 5-1: I/O PORT READ-MODIFY-WRITE INSTRUCTIONS

```c
; Initial GPIO Settings
;GPIO<3:2> Inputs
;GPIO<1:0> Outputs

;MOVWF GPIO ; Initial value written
;NOP
;MOVF GPIO,W ; Value read from GPIO
;BCF GPIO, 1 ; Port pin written
;BCF GPIO, 0 ; Port pin written
;MOVLW 007h;
;TRIS GPIO ; Port pin written
;NOP

;Note: The user may have expected the pin values to be ----- pp00. The second BCF caused GP1 to be latched as the pin value (High).
```

5.4.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 5-5). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction causes that file to be read into the CPU. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a \texttt{NOP} or another instruction not accessing this I/O port.

### Figure 5-5: SUCCESSIVE I/O OPERATION

This example shows a write to GPIO followed by a read from GPIO.

Data setup time = \((0.25 \times TCY – TPD)\)

where: \(TCY = \) instruction cycle

\(TPD = \) propagation delay

Therefore, at higher clock frequencies, a write followed by a read may be problematic.
6.0 TMR0 MODULE AND TMR0 REGISTER

The Timer0 module has the following features:

- 8-bit timer/counter register, TMR0
- Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select:
  - Edge select for external clock

Figure 6-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing the T0CS bit (OPTION<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two cycles (Figure 6-2 and Figure 6-3). The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting the T0CS bit (OPTION<5>). In this mode, Timer0 will increment either on every rising or falling edge of pin T0CKI. The T0SE bit (OPTION<4>) determines the source edge. Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.1 “Using Timer0 With An External Clock”.

The prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both. The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, 1:256 are selectable. Section 6.2 “Prescaler” details the operation of the prescaler.

A summary of registers associated with the Timer0 module is found in Table 6-1.

FIGURE 6-1: TIMER0 BLOCK DIAGRAM

FIGURE 6-2: TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALE
6.1 Using Timer0 With An External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (TOSC) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

6.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 6-4). Therefore, it is necessary for T0CKI to be high for at least 2T0SC (and a small RC delay of 2Tt0H) and low for at least 2T0SC (and a small RC delay of 2Tt0H). Refer to the electrical specification of the desired device.

When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for T0CKI to have a period of at least 4T0SC (and a small RC delay of 4Tt0H) divided by the prescaler value. The only requirement on T0CKI high and low time is that they do not violate the minimum pulse width requirement of Tt0H. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.
6.1.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 6-4 shows the delay from the external clock edge to the timer incrementing.

FIGURE 6-4: TIMER0 TIMING WITH EXTERNAL CLOCK

![Timer0 Timing Diagram]

Note 1: Delay from clock input change to Timer0 increment is 3TOSC to 7TOSC. (Duration of Q = TOSC). Therefore, the error in measuring the interval between two edges on Timer0 input = ±4TOSC max.

2: External clock if no prescaler selected; prescaler output otherwise.
3: The arrows indicate the points in time where sampling occurs.

6.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer (WDT), respectively (see Section 8.6 “Watchdog Timer (WDT)” for simplicity, this counter is being referred to as “prescaler” throughout this data sheet.

Note: The prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLR 1, MOVWF 1, BSF 1,x, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a Reset, the prescaler contains all ’0’s.
6.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed “on-the-fly” during program execution). To avoid an unintended device Reset, the following instruction sequence (Example 6-1) must be executed when changing the prescaler assignment from Timer0 to the WDT.

EXAMPLE 6-1: CHANGING PRESCALER (TIMER0 → WDT)

To change prescaler from the WDT to the Timer0 module, use the sequence shown in Example 6-2. This sequence must be used even if the WDT is disabled. A CLRWDT instruction should be executed before switching the prescaler.

EXAMPLE 6-2: CHANGING PRESCALER (WDT → TIMER0)

FIGURE 6-5: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER

Note 1: T0CS, T0SE, PSA, PS<2:0> are bits in the OPTION register.
2: T0CKI is shared with pin GP2 on the PIC10F220/222.
7.0 ANALOG-TO-DIGITAL (A/D) CONVERTER

The A/D converter allows conversion of an analog signal into an 8-bit digital signal.

7.1 Clock Divisors

The A/D Converter has a single clock source setting, INTOSC/4. The A/D Converter requires 13 TAD periods to complete a conversion. The divisor values do not affect the number of TAD periods required to perform a conversion. The divisor values determine the length of the TAD period.

Note: Due to the fixed clock divisor, a conversion will complete in 13 CPU instruction cycles.

7.2 Voltage Reference

Due to the nature of the design, there is no external voltage reference allowed for the A/D Converter. The A/D Converter reference voltage will always be VDD.

7.3 Analog Mode Selection

The ANS<1:0> bits are used to configure pins for analog input. Upon any Reset ANS<1:0> defaults to 11. This configures pins AN0 and AN1 as analog inputs. Pins configured as analog inputs are not available for digital output. Users should not change the ANS bits while a conversion is in process. ANS bits are active regardless of the condition of ADON.

7.4 A/D Converter Channel Selection

The CHS bits are used to select the analog channel to be sampled by the A/D Converter. The CHS bits should not be changed during a conversion. To acquire an analog signal, the CHS selection must match one of the pin(s) selected by the ANS bits. The Internal Absolute Voltage Reference can be selected regardless of the condition of the ANS bits. All channel selection information will be lost when the device enters Sleep.

7.5 The GO/DONE bit

The GO/DONE bit is used to determine the status of a conversion, to start a conversion and to manually halt a conversion in process. Setting the GO/DONE bit starts a conversion. When the conversion is complete, the A/D Converter module clears the GO/DONE bit. A conversion can be terminated by manually clearing the GO/DONE bit while a conversion is in process. Manual termination of a conversion may result in a partially converted result in ADRES.

The GO/DONE bit is cleared when the device enters Sleep, stopping the current conversion. The A/D Converter does not have a dedicated oscillator, it runs off of the system clock.

The GO/DONE bit cannot be set when ADON is clear.

7.6 Sleep

This A/D Converter does not have a dedicated A/D Converter clock and therefore no conversion in Sleep is possible. If a conversion is underway and a Sleep command is executed, the GO/DONE and ADON bit will be cleared. This will stop any conversion in process and power-down the A/D Converter module to conserve power. Due to the nature of the conversion process, the ADRES may contain a partial conversion. At least 1 bit must have been converted prior to Sleep to have partial conversion data in ADRES. The CHS bits are reset to their default condition and CHS<1:0> = 11.

For accurate conversions, TAD must meet the following:

- 500 ns < TAD < 50 μs
- \( TAD = \frac{1}{Fosc/divisor} \)

Note: The A/D Converter module consumes power when the ADON bit is set even when no channels are selected as analog inputs. For low-power applications, it is recommended that the ADON bit be cleared when the A/D Converter is not in use.

TABLE 7-1: EFFECTS OF SLEEP AND WAKE ON ADCON0

<table>
<thead>
<tr>
<th></th>
<th>ANS1</th>
<th>ANS0</th>
<th>CHS1</th>
<th>CHS0</th>
<th>GO/DONE</th>
<th>ADON</th>
</tr>
</thead>
<tbody>
<tr>
<td>Prior to Sleep</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Prior to Sleep</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Entering Sleep</td>
<td>Unchanged</td>
<td>Unchanged</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Wake</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
7.7 Analog Conversion Result Register

The ADRES register contains the results of the last conversion. These results are present during the sampling period of the next analog conversion process. After the sampling period is over, ADRES is cleared (= 0). A ‘leading one’ is then right shifted into the ADRES to serve as an internal conversion complete bit. As each bit weight, starting with the MSb, is converted, the leading one is shifted right and the converted bit is stuffed into ADRES. After a total of 9 right shifts of the ‘leading one’ have taken place, the conversion is complete; the ‘leading one’ has been shifted out and the GO/DONE bit is cleared.

If the GO/DONE bit is cleared in software during a conversion, the conversion stops. The data in ADRES is the partial conversion result. This data is valid for the bit weights that have been converted. The position of the ‘leading one’ determines the number of bits that have been converted. The bits that were not converted before the GO/DONE was cleared are unrecoverable.

7.8 Internal Absolute Voltage Reference

The function of the Internal Absolute Voltage Reference is to provide a constant voltage for conversion across the devices VDD supply range. The A/D Converter is ratiometric with the conversion reference voltage being VDD. Converting a constant voltage of 0.6V (typical) will result in a result based on the voltage applied to VDD of the device. The result of conversion of this reference across the VDD range can be approximated by: Conversion Result = 0.6V/(VDD/256)

**Note:** The actual value of the Absolute Voltage Reference varies with temperature and part-to-part variation. The conversion is also susceptible to analog noise on the VDD pin and noise generated by the sinking or sourcing of current on the I/O pins.

**REGISTER 7-1: ADCON0: A/D CONVERTER 0 REGISTER**

<table>
<thead>
<tr>
<th>R/W-1</th>
<th>R/W-1</th>
<th>U-0</th>
<th>U-0</th>
<th>R/W-1</th>
<th>R/W-1</th>
<th>R/W-0</th>
<th>R/W-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ANS1</td>
<td>ANS0</td>
<td>—</td>
<td>—</td>
<td>CHS1</td>
<td>CHS0</td>
<td>GO/DONE</td>
<td>ADON</td>
</tr>
</tbody>
</table>

**Legend:**
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as ‘0’
- n = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown

**bit 7**

ANS1: ADC Analog Input Pin Select bit
1 = GP1/AN1 configured for analog input
0 = GP1/AN1 configured as digital I/O

**bit 6**

ANS0: ADC Analog Input Pin Select bit[^1] (2)
1 = GP0/AN0 configured as an analog input
0 = GP0/AN0 configured as digital I/O

**bit 5-4**

Unimplemented: Read as ‘0’

**bit 3-2**

CHS<1:0>: ADC Channel Select bits[^3]
00 = Channel 00 (GP0/AN0)
01 = Channel 01 (GP1/AN1)
1X = 0.6V absolute Voltage reference

**bit 1**

GO/DONE: ADC Conversion Status bit[^4]
1 = ADC conversion in progress. Setting this bit starts an ADC conversion cycle. This bit is automatically cleared by hardware when the ADC is done converting.
0 = ADC conversion completed/not in progress. Manually clearing this bit while a conversion is in process terminates the current conversion.

**bit 0**

ADON: ADC Enable bit
1 = ADC module is operating
0 = ADC module is shut-off and consumes no power

**Note:**
1: When the ANS bits are set, the channel(s) selected are automatically forced into analog mode regardless of the pin function previously defined.
2: The ANS<1:0> bits are active regardless of the condition of ADON
3: CHS<1:0> bits default to 11 after any Reset.
4: If the ADON bit is clear, the GO/DONE bit cannot be set.
**REGISTER 7-2: ADRES: ANALOG CONVERSION RESULT REGISTER**

<table>
<thead>
<tr>
<th>R-X</th>
<th>R-X</th>
<th>R-X</th>
<th>R-X</th>
<th>R-X</th>
<th>R-X</th>
<th>R-X</th>
<th>R-X</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADRES7</td>
<td>ADRES6</td>
<td>ADRES5</td>
<td>ADRES4</td>
<td>ADRES3</td>
<td>ADRES2</td>
<td>ADRES1</td>
<td>ADRES0</td>
</tr>
<tr>
<td>bit 7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>bit 0</td>
</tr>
</tbody>
</table>

**Legend:**
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as '0'
- 
- **-n** = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- **x** = Bit is unknown

**bit 7-0** ADRES<7:0>
7.9 A/D Acquisition Requirements

For the ADC to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The Analog Input model is shown in Figure 7-1. The source impedance (Rs) and the internal sampling switch (RSS) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (RSS) impedance varies over the device voltage (VDD), see Figure 7-1. The maximum recommended impedance for analog sources is 10 kΩ. As the source impedance is decreased, the acquisition time may be decreased.

After the analog input channel is selected (or changed), an A/D acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 7-1 may be used. This equation assumes that 1/2 LSb error is used (256 steps for the ADC). The 1/2 LSb error is the maximum error allowed for the ADC to meet its specified resolution.

EQUATION 7-1: ACQUISITION TIME EXAMPLE

Assumptions:

\[
\begin{align*}
\text{Temperature} & = 50^\circ\text{C and external impedance of 10 kΩ} & 5.0V & \text{VDD} \\
\text{Tacq} & = \text{Amplifier Setting Time} + \text{Hold Capacitor Charging Time} + \text{Temperature Coefficient} \\
& = T_{\text{AMP}} + T_c + T_{\text{COFF}} \\
& = 2 \mu s + T_c + [(\text{Temperature} - 25^\circ\text{C})/0.05 \mu s/^\circ\text{C}] \\
\end{align*}
\]

Solving for \(T_c\):

\[
T_c = CHOLD \times (R_{IC} + RSS + RS) \times \ln(1/512) \\
= -25pF / (1k\Omega + 7k\Omega + 10k\Omega) \times \ln(0.00196) \\
= 2.81 \mu s \\
\]

Therefore:

\[
T_{\text{acq}} = 2 \mu s + 2.81 \mu s + [(50^\circ\text{C}-25^\circ\text{C})(0.05 \mu s/^\circ\text{C})] \\
= 6.06 \mu s \\
\]

Note 1: The charge holding capacitor (CHOLD) is not discharged after each conversion.

2: The maximum recommended impedance for analog sources is 10 kΩ. This is required to meet the pin leakage specification.

FIGURE 7-1: ANALOG INPUT MODULE

Legend:

- CPIN = Input Capacitance
- VT = Threshold Voltage
- ILEAKAGE = Leakage current at the pin due to various junctions
- RIC = Interconnect Resistance
- SS = Sampling Switch
- CHOLD = Sample/Hold Capacitance

After the analog input channel is selected (or changed), an A/D acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 7-1 may be used. This equation assumes that 1/2 LSb error is used (256 steps for the ADC). The 1/2 LSb error is the maximum error allowed for the ADC to meet its specified resolution.
8.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits that deal with the needs of real-time applications. The PIC10F220/222 microcontrollers have a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power-saving operating modes and offer code protection. These features are:

- Reset:
  - Power-on Reset (POR)
  - Device Reset Timer (DRT)
  - Watchdog Timer (WDT)
  - Wake-up from Sleep on pin change
- Sleep
- Code Protection
- ID Locations
- In-Circuit Serial Programming™
- Clock Out

The PIC10F220/222 devices have a Watchdog Timer, which can be shut off only through Configuration bit WDTE. It runs off of its own RC oscillator for added reliability. When using DRT, there is an 1.125 ms (typical) delay only on VDD power-up. With this timer on-chip, most applications need no external Reset circuitry.

The Sleep mode is designed to offer a very low current Power-Down mode. The user can wake-up from Sleep through a change on input pins or through a Watchdog Timer time-out.

8.1 Configuration Bits

The PIC10F220/222 Configuration Words consist of 12 bits. Configuration bits can be programmed to select various device configurations. One bit is the Watchdog Timer enable bit, one bit is the MCLR enable bit and one bit is for code protection. (see Register 8-1).

**REGISTER 8-1: CONFIG: CONFIGURATION WORD**(1)

<table>
<thead>
<tr>
<th>bit 11</th>
<th>bit 10</th>
<th>bit 9</th>
<th>bit 8</th>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>MCLRE</td>
<td>CP</td>
<td>WDTE</td>
<td>MCPU</td>
<td>IOSCFS</td>
</tr>
</tbody>
</table>

Legend:
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as ‘0’
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown

bit 11-5 Unimplemented: Read as ‘0’

bit 4 MCLRE: GP3/MCLR Pin Function Select bit
0 = GP3/MCLR pin function is MCLR
1 = GP3/MCLR pin function is digital I/O, MCLR internally tied to VDD

bit 3 CP: Code Protection bit
0 = Code protection off
1 = Code protection on

bit 2 WDTE: Watchdog Timer Enable bit
0 = WDT enabled
1 = WDT disabled

bit 1 MCPU: Master Clear Pull-up Enable bit(2)
0 = Pull-up disabled
1 = Pull-up enabled

bit 0 IOSCFS: Internal Oscillator Frequency Select bit
0 = 4 MHz
1 = 8 MHz

Note 1: Refer to the “PIC10F220/222 Memory Programming Specification” (DS41266), to determine how to access the Configuration Word. The Configuration Word is not user addressable during device operation.

2: MCLRE must be a ‘1’ to enable this selection.
8.2 Oscillator Configurations

8.2.1 OSCILLATOR TYPES
The PIC10F220/222 devices are offered with internal oscillator mode only.
- INTOSC: Internal 4/8 MHz Oscillator

8.2.2 INTERNAL 4/8 MHz OSCILLATOR
The internal oscillator provides a 4/8 MHz (nominal) system clock (see Section 10.0 “Electrical Characteristics” for information on variation over voltage and temperature).

In addition, a calibration instruction is programmed into the last address of memory, which contains the calibration value for the internal oscillator. This location is always uncode protected, regardless of the code-protect settings. This value is programmed as a `MOVLW XX` instruction where `XX` is the calibration value and is placed at the Reset vector. This will load the W register with the calibration value upon Reset and the PC will then roll over to the users program at address 0x000. The user then has the option of writing the value to the OSCCAL Register (05h) or ignoring it.

OSCCAL, when written to with the calibration value, will “trim” the internal oscillator to remove process variation from the oscillator frequency.

| Note: | Erasing the device will also erase the pre-programmed internal calibration value for the internal oscillator. The calibration value must be read prior to erasing the part so it can be reprogrammed correctly later. |

8.3 Reset
The device differentiates between various kinds of Reset:
- Power-on Reset (POR)
- MCLR Reset during normal operation
- MCLR Reset during Sleep
- WDT Time-out Reset during normal operation
- WDT Time-out Reset during Sleep
- Wake-up from Sleep on pin change

Some registers are not reset in any way, they are unknown on POR and unchanged in any other Reset. Most other registers are reset to “Reset state” on Power-on Reset (POR), MCLR, WDT or Wake-up on pin change Reset during normal operation. They are not affected by a WDT Reset during Sleep or MCLR Reset during Sleep, since these Resets are viewed as resumption of normal operation. The exceptions to this are TO, PD and GPWUF bits. They are set or cleared differently in different Reset situations. These bits are used in software to determine the nature of Reset. See Table 8-1 for a full description of Reset states of all registers.

```
<table>
<thead>
<tr>
<th>Register</th>
<th>Address</th>
<th>Power-on Reset</th>
<th>MCLR Reset, WDT Time-out, Wake-up On Pin Change,</th>
</tr>
</thead>
<tbody>
<tr>
<td>W</td>
<td>—</td>
<td>qqqq qqqq</td>
<td>qqqq qqqq</td>
</tr>
<tr>
<td>INDF</td>
<td>00h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>TMR0</td>
<td>01h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>PC</td>
<td>02h</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>STATUS</td>
<td>03h</td>
<td>0--1 1xxx</td>
<td>00q q00q</td>
</tr>
<tr>
<td>FSR</td>
<td>04h</td>
<td>111x xxxx</td>
<td>111u uuuu</td>
</tr>
<tr>
<td>OSCCAL</td>
<td>05h</td>
<td>1111 1110</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>GPIO</td>
<td>06h</td>
<td>---- xxxx</td>
<td>---- uuuu</td>
</tr>
<tr>
<td>ADCON0</td>
<td>07h</td>
<td>11-- 1100</td>
<td>11-- 1100</td>
</tr>
<tr>
<td>ADRES</td>
<td>08h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>OPTION</td>
<td>—</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>TRIS</td>
<td>—</td>
<td>---- 1111</td>
<td>---- 1111</td>
</tr>
</tbody>
</table>
```

Legend:  
- u = unchanged, x = unknown, – = unimplemented bit, read as ‘0’; q = value depends on condition.

Note 1: Bits <7:2> of W register contain oscillator calibration values due to `MOVLW XX` instruction at top of memory.
8.3.1 MCLR ENABLE

This Configuration bit, when unprogrammed (left in the '1' state), enables the external MCLR function. When programmed, the MCLR function is tied to the internal VDD and the pin is assigned to be a I/O. See Figure 8-1.

FIGURE 8-1: MCLR SELECT

The Power-on Reset circuit and the Device Reset Timer (see Section 8.5 “Device Reset Timer (DRT)”) circuit are closely related. On power-up, the Reset circuitry is set and the DRT is reset. The DRT timer begins counting once it detects MCLR to be high. After the time-out period, which is typically 1.125 ms, it will reset the Reset latch and thus end the on-chip Reset signal.

A power-up example where MCLR is held low is shown in Figure 8-3. VDD is allowed to rise and stabilize before bringing MCLR high. The chip will actually come out of Reset TDRT msec after MCLR goes high.

In Figure 8-4, the on-chip Power-on Reset feature is being used (MCLR and VDD are tied together or the pin is programmed to be GP3). The VDD is stable before the Start-up timer times out and there is no problem in getting a proper Reset. However, Figure 8-5 depicts a problem situation where VDD rises too slowly. The time between when the DRT senses that MCLR is high and when MCLR and VDD actually reach their full value, is too long. In this situation, when the start-up timer times out, VDD has not reached the VDD (min) value and the chip may not function correctly. For such situations, we recommend that external RC circuits be used to achieve longer POR delay times (Figure 8-4).

Note: When the devices start normal operation (exit the Reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure proper operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met.

For additional information on design considerations related to the use of PIC10F220/222 devices with their short device Reset timer, refer to Application Notes AN522, “Power-Up Considerations” (DS00522) and AN607, “Power-up Trouble Shooting” (DS00607).

### TABLE 8-2: RESET CONDITION FOR SPECIAL REGISTERS

<table>
<thead>
<tr>
<th>Condition</th>
<th>Status Addr: 03h</th>
<th>PCL Addr: 02h</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power-on Reset</td>
<td>0--1 1xxx</td>
<td>1111 1111</td>
</tr>
<tr>
<td>MCLR Reset during normal operation</td>
<td>0--u uuuu</td>
<td>1111 1111</td>
</tr>
<tr>
<td>MCLR Reset during Sleep</td>
<td>0--1 0uuu</td>
<td>1111 1111</td>
</tr>
<tr>
<td>WDT Reset during Sleep</td>
<td>0--0 0uuu</td>
<td>1111 1111</td>
</tr>
<tr>
<td>WDT Reset normal operation</td>
<td>0--0 0uuu</td>
<td>1111 1111</td>
</tr>
<tr>
<td>Wake-up from Sleep on pin change</td>
<td>1--1 0uuu</td>
<td>1111 1111</td>
</tr>
</tbody>
</table>

Legend:  
- u = unchanged, x = unknown, – = unimplemented bit, read as '0'.

8.4 Power-on Reset (POR)

The PIC10F220/222 devices incorporate an on-chip Power-on Reset (POR) circuitry, which provides an internal chip Reset for most power-up situations.

The on-chip POR circuit holds the chip in Reset until VDD has reached a high enough level for proper operation. To take advantage of the internal POR, program the GP3/MCLR/VPP pin as MCLR and tie through a resistor to VDD, or program the pin as GP3. An internal weak pull-up resistor is implemented using a transistor (refer to Table 10-1 for the pull-up resistor ranges). This will eliminate external RC components usually needed to create a Power-on Reset.

When the devices start normal operation (exit the Reset condition), device operating parameters (voltage, frequency, temperature,...) must be met to ensure operation. If these conditions are not met, the devices must be held in Reset until the operating parameters are met.

A simplified block diagram of the on-chip Power-on Reset circuit is shown in Figure 8-2.
FIGURE 8-2: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT

FIGURE 8-3: TIME-OUT SEQUENCE ON POWER-UP (MCLR PULLED LOW)

FIGURE 8-4: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): FAST VDD RISE TIME
FIGURE 8-5: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME

Note: When VDD rises slowly, the TDRT time-out expires long before VDD has reached its final value. In this example, the chip will reset properly if, and only if, V1 ≥ VDD min.
8.5 Device Reset Timer (DRT)

On the PIC10F220/222 devices, the DRT runs any time the device is powered up.

The DRT operates on an internal oscillator. The processor is kept in Reset as long as the DRT is active. The DRT delay allows VDD to rise above VDD min. and for the oscillator to stabilize.

The on-chip DRT keeps the devices in a Reset condition for approximately 1.125 ms after MCLR has reached a logic high (Vih MCLR) level. Programming GP3/MCLR/VPP as MCLR and using an external RC network connected to the MCLR input is not required in most cases. This allows savings in cost-sensitive and/or space restricted applications, as well as allowing the use of the GP3/MCLR/VPP pin as a general purpose input.

The Device Reset Time delays will vary from chip-to-chip due to VDD, temperature and process variation. See AC parameters for details.

Reset sources are POR, MCLR, WDT time-out and wake-up on pin change. See Section 8.9.2 “Wake-up from Sleep”, Notes 1, 2 and 3.

<table>
<thead>
<tr>
<th>POR Reset</th>
<th>Subsequent Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.125 ms (typical)</td>
<td>10 μs (typical)</td>
</tr>
</tbody>
</table>

8.6 Watchdog Timer (WDT)

The Watchdog Timer (WDT) is a free running on-chip RC oscillator, which does not require any external components. This RC oscillator is separate from the internal 4/8 MHz oscillator. This means that the WDT will run even if the main processor clock has been stopped, for example, by execution of a SLEEP instruction. During normal operation or Sleep, a WDT Reset or wake-up Reset, generates a device Reset.

The TO bit (STATUS<4>) will be cleared upon a Watchdog Timer Reset.

The WDT can be permanently disabled by programming the configuration WDTE as a '0' (see Section 8.1 “Configuration Bits”). Refer to the PIC10F220/222 Programming Specification to determine how to access the Configuration Word.

8.6.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms, (with no prescaler). If a longer time-out period is desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT (under software control) by writing to the OPTION register. Thus, a time-out period of a nominal 2.3 seconds can be realized. These periods vary with temperature, VDD and part-to-part process variations (see DC specs).

Under worst-case conditions (VDD = Min., Temperature = Max., max. WDT prescaler), it may take several seconds before a WDT time-out occurs.

8.6.2 WDT PROGRAMMING CONSIDERATIONS

The CLRWD T instruction clears the WDT and the postscaler, if assigned to the WDT, and prevents it from timing out and generating a device Reset.

The SLEEP instruction resets the WDT and the postscaler, if assigned to the WDT. This gives the maximum Sleep time before a WDT wake-up Reset.
FIGURE 8-6: WATCHDOG TIMER BLOCK DIAGRAM

TABLE 8-4: SUMMARY OF REGISTERS ASSOCIATED WITH THE WATCHDOG TIMER

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-On Reset</th>
<th>Value on All Other Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>N/A</td>
<td>OPTION</td>
<td>GPWUF</td>
<td>GPPU</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
</tbody>
</table>

Legend: Shaded boxes = Not used by Watchdog Timer, – = unimplemented, read as '0', u = unchanged.

8.7 Time-out Sequence, Power-down and Wake-up from Sleep Status Bits (TO/PD/GPWUF/CWUF)

The TO, PD and GPWUF bits in the STATUS register can be tested to determine if a Reset condition has been caused by a Power-up condition, a MCLR, Watchdog Timer (WDT) Reset or wake-up on pin change.

TABLE 8-5: TO/PD/GPWUF STATUS AFTER RESET

<table>
<thead>
<tr>
<th>GPWUF</th>
<th>TO</th>
<th>PD</th>
<th>Reset Caused By</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>WDT wake-up from Sleep</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>u</td>
<td>WDT time-out (not from Sleep)</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>MCLR wake-up from Sleep</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Power-up</td>
</tr>
<tr>
<td>0</td>
<td>u</td>
<td>u</td>
<td>MCLR not during Sleep</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Wake-up from Sleep on pin change</td>
</tr>
</tbody>
</table>

Legend: u = unchanged, x = unknown, – = unimplemented bit, read as '0', q = value depends on condition.

Note 1: The TO, PD and GPWUF bits maintain their status (u) until a Reset occurs. A low-pulse on the MCLR input does not change the TO, PD or GPWUF Status bits.
8.8 Reset on Brown-out

A Brown-out is a condition where device power (Vdd) dips below its minimum value, but not to zero, and then recovers. The device should be reset in the event of a Brown-out.

To reset PIC10F220/222 devices when a Brown-out occurs, external Brown-out protection circuits may be built, as shown in Figure 8-7 and Figure 8-8.

**FIGURE 8-7: BROWN-OUT PROTECTION CIRCUIT 1**

Note 1: This circuit will activate Reset when Vdd goes below Vz + 0.7V (where Vz = Zener voltage).

Note 2: Pin must be configured as MCLR.

**FIGURE 8-8: BROWN-OUT PROTECTION CIRCUIT 2**

Note 1: This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when Vdd is below a certain level such that:

\[
V_{dd} \times \frac{R1}{R1 + R2} = 0.7V
\]

Note 2: Pin must be configured as MCLR.

8.9 Power-down Mode (Sleep)

A device may be powered down (Sleep) and later powered up (wake-up from Sleep).

8.9.1 SLEEP

The Power-Down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the TO bit (STATUS<4>) is set, the PD bit (STATUS<3>) is cleared and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, driving low or high-impedance).

**Note:** A Reset generated by a WDT time-out does not drive the MCLR pin low.

For lowest current consumption while powered down, the T0CKI input should be at Vdd or Vss and the GP3/MCLR/VPP pin must be at a logic high level if MCLR is enabled.
8.9.2 WAKE-UP FROM SLEEP

The device can wake-up from Sleep through one of the following events:

1. An external Reset input on GP3/MCLR/VPP pin, when configured as MCLR.
2. A Watchdog Timer Time-out Reset (if WDT was enabled).
3. A change on input pin GP0, GP1 or GP3 when wake-up on change is enabled.

These events cause a device Reset. The TO, PD and GPWUF bits can be used to determine the cause of a device Reset. The TO bit is cleared if a WDT time-out occurred (and caused wake-up). The PD bit, which is set on power-up, is cleared when SLEEP is invoked. The GPWUF bit indicates a change in state while in Sleep at pins GP0, GP1 or GP3 (since the last file or bit operation on GP port).

Caution: Right before entering Sleep, read the input pins. When in Sleep, wake up occurs when the values at the pins change from the state they were in at the last reading. If a wake-up on change occurs and the pins are not read before re-entering Sleep, a wake-up will occur immediately even if no pins change while in Sleep mode.

Note: The WDT is cleared when the device wakes from Sleep, regardless of the wake-up source.

8.10 Program Verification/Code Protection

If the Code Protection bit has not been programmed, the on-chip program memory can be read out for verification purposes.

The first 64 locations and the last location (Reset Vector) can be read, regardless of the code protection bit setting.

8.11 ID Locations

Four memory locations are designated as ID locations where the user can store checksum or other code identification numbers. These locations are not accessible during normal execution, but are readable and writable during program/verify.

Use only the lower 4 bits of the ID locations and always program the upper 8 bits as ‘1’s.

8.12 In-Circuit Serial Programming™

The PIC10F220/222 microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware, or a custom firmware, to be programmed.

The devices are placed into a Program/Verify mode by holding the GP1 and GP0 pins low while raising the MCLR (VPP) pin from VIL to VIHH (see programming specification). GP1 becomes the programming clock and GP0 becomes the programming data. Both GP1 and GP0 are Schmitt Trigger inputs in this mode.

After Reset, a 6-bit command is then supplied to the device. Depending on the command, 16 bits of program data are then supplied to or from the device, depending if the command was a Load or a Read. For complete details of serial programming, please refer to the PIC10F220/222 Programming Specifications.

A typical In-Circuit Serial Programming connection is shown in Figure 8-10.

FIGURE 8-10: TYPICAL IN-CIRCUIT SERIAL PROGRAMMING™ CONNECTION
9.0 INSTRUCTION SET SUMMARY

The PIC16 instruction set is highly orthogonal and is comprised of three basic categories.

- **Byte-oriented** operations
- **Bit-oriented** operations
- **Literal and control** operations

Each PIC16 instruction is a 12-bit word divided into an **opcode**, which specifies the instruction type, and one or more **operands** which further specify the operation of the instruction. The formats for each of the categories is presented in Figure 9-1, while the various opcode fields are summarized in Table 9-1.

For **byte-oriented** instructions, ‘f’ represents a file register designator and ‘d’ represents a destination designator. The file register designator specifies which file register is to be used by the instruction. The destination designator specifies where the result of the operation is to be placed. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, ‘b’ represents a bit field designator which selects the number of the bit affected by the operation, while ‘f’ represents the number of the file in which the bit is located.

For **literal and control** operations, ‘k’ represents an 8 or 9-bit constant or literal value.

### TABLE 9-1: OPCODE FIELD DESCRIPTIONS

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>f</td>
<td>Register file address (0x00 to 0x7F)</td>
</tr>
<tr>
<td>W</td>
<td>Working register (accumulator)</td>
</tr>
<tr>
<td>b</td>
<td>Bit address within an 8-bit file register</td>
</tr>
<tr>
<td>k</td>
<td>Literal field, constant data or label</td>
</tr>
<tr>
<td>x</td>
<td>Don’t care location (= 0 or 1)</td>
</tr>
<tr>
<td>d</td>
<td>Destination select;</td>
</tr>
<tr>
<td></td>
<td>d = 0 (store result in W)</td>
</tr>
<tr>
<td></td>
<td>d = 1 (store result in file register ‘f’)</td>
</tr>
<tr>
<td></td>
<td>Default is d = 1</td>
</tr>
<tr>
<td>label</td>
<td>Label name</td>
</tr>
<tr>
<td>TOS</td>
<td>Top-of-Stack</td>
</tr>
<tr>
<td>PC</td>
<td>Program Counter</td>
</tr>
<tr>
<td>WDT</td>
<td>Watchdog Timer counter</td>
</tr>
<tr>
<td>TO</td>
<td>Time-out bit</td>
</tr>
<tr>
<td>PD</td>
<td>Power-down bit</td>
</tr>
<tr>
<td>dest</td>
<td>Destination, either the W register or the specified register file location</td>
</tr>
<tr>
<td>[ ]</td>
<td>Options</td>
</tr>
<tr>
<td>( )</td>
<td>Contents</td>
</tr>
<tr>
<td>→</td>
<td>Assigned to</td>
</tr>
<tr>
<td>&lt; &gt;</td>
<td>Register bit field</td>
</tr>
<tr>
<td>∈</td>
<td>In the set of</td>
</tr>
<tr>
<td>italics</td>
<td>User defined term (font is courier)</td>
</tr>
</tbody>
</table>

All instructions are executed within a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 μs. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 μs.

Figure 9-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

`’0xh'`

where ‘h’ signifies a hexadecimal digit.
# TABLE 9-2: INSTRUCTION SET SUMMARY

<table>
<thead>
<tr>
<th>Mnemonic, Operands</th>
<th>Description</th>
<th>Cycles</th>
<th>12-Bit Opcode</th>
<th>Status Affected</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>MSb</td>
<td>LSb</td>
<td></td>
</tr>
<tr>
<td>ADDWF f, d</td>
<td>Add W and f</td>
<td>1</td>
<td>0001</td>
<td>11df</td>
<td>ffff</td>
</tr>
<tr>
<td>ANDWF f, d</td>
<td>AND W with f</td>
<td>1</td>
<td>0001</td>
<td>01df</td>
<td>ffff</td>
</tr>
<tr>
<td>CLRF f</td>
<td>Clear f</td>
<td>1</td>
<td>0000</td>
<td>11f</td>
<td>ffff</td>
</tr>
<tr>
<td>CLRW –</td>
<td>Clear W</td>
<td>1</td>
<td>0000</td>
<td>0100</td>
<td>0000</td>
</tr>
<tr>
<td>COMF f, d</td>
<td>Complement f</td>
<td>1</td>
<td>0010</td>
<td>01f</td>
<td>ffff</td>
</tr>
<tr>
<td>DECF f, d</td>
<td>Decrement f</td>
<td>1</td>
<td>0000</td>
<td>11df</td>
<td>ffff</td>
</tr>
<tr>
<td>DECFSZ f, d</td>
<td>Decrement f, Skip if 0</td>
<td>1(2)</td>
<td>0010</td>
<td>11df</td>
<td>ffff</td>
</tr>
<tr>
<td>INCf</td>
<td>Increment f</td>
<td>1</td>
<td>0010</td>
<td>10df</td>
<td>ffff</td>
</tr>
<tr>
<td>INCFSZ f, d</td>
<td>Increment f, Skip if 0</td>
<td>1(2)</td>
<td>0011</td>
<td>11df</td>
<td>ffff</td>
</tr>
<tr>
<td>IORWF f, d</td>
<td>Inclusive OR W with f</td>
<td>1</td>
<td>0001</td>
<td>00df</td>
<td>ffff</td>
</tr>
<tr>
<td>MOVf f, d</td>
<td>Move f</td>
<td>1</td>
<td>0010</td>
<td>00df</td>
<td>ffff</td>
</tr>
<tr>
<td>MOVWF f</td>
<td>Move W to f</td>
<td>1</td>
<td>0000</td>
<td>001f</td>
<td>ffff</td>
</tr>
<tr>
<td>NOP –</td>
<td>No Operation</td>
<td>1</td>
<td>0000</td>
<td>0000</td>
<td>0000</td>
</tr>
<tr>
<td>RLF f, d</td>
<td>Rotate left f through Carry</td>
<td>1</td>
<td>0011</td>
<td>01df</td>
<td>ffff</td>
</tr>
<tr>
<td>RRF f, d</td>
<td>Rotate right f through Carry</td>
<td>1</td>
<td>0011</td>
<td>00df</td>
<td>ffff</td>
</tr>
<tr>
<td>SUBWF f, d</td>
<td>Subtract W from f</td>
<td>1</td>
<td>0000</td>
<td>10df</td>
<td>ffff</td>
</tr>
<tr>
<td>SWAPf f, d</td>
<td>Swap f</td>
<td>1</td>
<td>0011</td>
<td>01df</td>
<td>ffff</td>
</tr>
<tr>
<td>XORWF f, d</td>
<td>Exclusive OR W with f</td>
<td>1</td>
<td>0001</td>
<td>10df</td>
<td>ffff</td>
</tr>
</tbody>
</table>

## BIT-ORIENTED FILE REGISTER OPERATIONS

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Operands</th>
<th>Description</th>
<th>Cycles</th>
<th>12-Bit Opcode</th>
<th>Status Affected</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>BCF f, b</td>
<td>Bit Clear f</td>
<td>1</td>
<td>0100</td>
<td>bbbf</td>
<td>ffff</td>
<td>None</td>
</tr>
<tr>
<td>BSF f, b</td>
<td>Bit Set f</td>
<td>1</td>
<td>0101</td>
<td>bbbf</td>
<td>ffff</td>
<td>None</td>
</tr>
<tr>
<td>BTFSC f, b</td>
<td>Bit Test f, Skip if Clear</td>
<td>1(2)</td>
<td>0110</td>
<td>bbbf</td>
<td>ffff</td>
<td>None</td>
</tr>
<tr>
<td>BTFSS f, b</td>
<td>Bit Test f, Skip if Set</td>
<td>1(2)</td>
<td>0111</td>
<td>bbbf</td>
<td>ffff</td>
<td>None</td>
</tr>
</tbody>
</table>

## LITERAL AND CONTROL OPERATIONS

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Operands</th>
<th>Description</th>
<th>Cycles</th>
<th>12-Bit Opcode</th>
<th>Status Affected</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>ANDLW k</td>
<td>AND literal with W</td>
<td>1</td>
<td>1110</td>
<td>kkkk</td>
<td>kkkk</td>
<td>Z</td>
</tr>
<tr>
<td>CALL k</td>
<td>Call subroutine</td>
<td>2</td>
<td>1001</td>
<td>kkkk</td>
<td>kkkk</td>
<td>None</td>
</tr>
<tr>
<td>CLRWDT k</td>
<td>Clear Watchdog Timer</td>
<td>1</td>
<td>0000</td>
<td>0000</td>
<td>0100</td>
<td>TO, PD</td>
</tr>
<tr>
<td>GOTO k</td>
<td>Unconditional branch</td>
<td>2</td>
<td>101k</td>
<td>kkkk</td>
<td>kkkk</td>
<td>None</td>
</tr>
<tr>
<td>IORLW k</td>
<td>Inclusive OR Literal with W</td>
<td>1</td>
<td>1101</td>
<td>kkkk</td>
<td>kkkk</td>
<td>Z</td>
</tr>
<tr>
<td>MOVLW k</td>
<td>Move Literal to W</td>
<td>1</td>
<td>1100</td>
<td>kkkk</td>
<td>kkkk</td>
<td>None</td>
</tr>
<tr>
<td>OPTION –</td>
<td>Load OPTION register</td>
<td>1</td>
<td>0000</td>
<td>0000</td>
<td>0010</td>
<td>None</td>
</tr>
<tr>
<td>RETLW k</td>
<td>Return, place Literal in W</td>
<td>2</td>
<td>1000</td>
<td>kkkk</td>
<td>kkkk</td>
<td>None</td>
</tr>
<tr>
<td>SLEEP –</td>
<td>Go into standby mode</td>
<td>1</td>
<td>0000</td>
<td>0000</td>
<td>0011</td>
<td>TO, PD</td>
</tr>
<tr>
<td>TRIS f</td>
<td>Load TRIS register</td>
<td>1</td>
<td>0000</td>
<td>0000</td>
<td>0fff</td>
<td>None</td>
</tr>
<tr>
<td>XORLW k</td>
<td>Exclusive OR Literal to W</td>
<td>1</td>
<td>1111</td>
<td>kkkk</td>
<td>kkkk</td>
<td>Z</td>
</tr>
</tbody>
</table>

**Note 1:** The 9th bit of the program counter will be forced to a '0' by any instruction that writes to the PC except for GOTO. See Section 4.7 “Program Counter”.

**Note 2:** When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

**Note 3:** The instruction TRIS f, where f = 6 causes the contents of the W register to be written to the tri-state latches of PORTB. A '1' forces the pin to a high-impedance state and disables the output buffers.

**Note 4:** If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared (if assigned to TMR0).
### 9.1 Instruction Description

#### ADDWF  Add W and f

**Syntax:**

\[
\text{[ label ]} \text{ ADDWF } f,d
\]

**Operands:**

\[0 \leq f \leq 31\]
\[d \in [0,1]\]

**Operation:**

\[(W) + (f) \rightarrow (\text{destination})\]

**Status Affected:**

C, DC, Z

**Description:**

Add the contents of the W register and register ‘f’. If ‘d’ is ‘0’, the result is stored in the W register. If ‘d’ is ‘1’, the result is stored back in register ‘f’.

#### BCF  Bit Clear f

**Syntax:**

\[
\text{[ label ]} \text{ BCF } f,b
\]

**Operands:**

\[0 \leq f \leq 31\]
\[0 \leq b \leq 7\]

**Operation:**

\[0 \rightarrow (f\langle b\rangle)\]

**Status Affected:**

None

**Description:**

Bit ‘b’ in register ‘f’ is cleared.

#### ANDLW  AND literal with W

**Syntax:**

\[
\text{[ label ]} \text{ ANDLW } k
\]

**Operands:**

\[0 \leq k \leq 255\]

**Operation:**

\[(W).\text{AND. } (k) \rightarrow (W)\]

**Status Affected:**

Z

**Description:**

The contents of the W register are AND’ed with the eight-bit literal ‘k’. The result is placed in the W register.

#### BSF  Bit Set f

**Syntax:**

\[
\text{[ label ]} \text{ BSF } f,b
\]

**Operands:**

\[0 \leq f \leq 31\]
\[0 \leq b \leq 7\]

**Operation:**

\[1 \rightarrow (f\langle b\rangle)\]

**Status Affected:**

None

**Description:**

Bit ‘b’ in register ‘f’ is set.

#### BTFSC  Bit Test f, Skip if Clear

**Syntax:**

\[
\text{[ label ]} \text{ BTFSC } f,b
\]

**Operands:**

\[0 \leq f \leq 31\]
\[0 \leq b \leq 7\]

**Operation:**

\[\text{skip if } (f\langle b\rangle) = 0\]

**Status Affected:**

None

**Description:**

If bit ‘b’ in register ‘f’ is ‘0’, then the next instruction is skipped.
If bit ‘b’ is ‘0’, then the next instruction fetched during the current instruction execution is discarded, and a NOP is executed instead, making this a two-cycle instruction.

#### ANDWF  AND W with f

**Syntax:**

\[
\text{[ label ]} \text{ ANDWF } f,d
\]

**Operands:**

\[0 \leq f \leq 31\]
\[d \in [0,1]\]

**Operation:**

\[(W) \text{ AND } (f) \rightarrow (\text{destination})\]

**Status Affected:**

Z

**Description:**

The contents of the W register are AND’ed with register ‘f’. If ‘d’ is ‘0’, the result is stored in the W register. If ‘d’ is ‘1’, the result is stored back in register ‘f’.

#### BTFSC  Bit Test f, Skip if Clear

**Syntax:**

\[
\text{[ label ]} \text{ BTFSC } f,b
\]

**Operands:**

\[0 \leq f \leq 31\]
\[0 \leq b \leq 7\]

**Operation:**

\[\text{skip if } (f\langle b\rangle) = 0\]

**Status Affected:**

None

**Description:**

If bit ‘b’ in register ‘f’ is ‘0’, then the next instruction is skipped.
If bit ‘b’ is ‘0’, then the next instruction fetched during the current instruction execution is discarded, and a NOP is executed instead, making this a two-cycle instruction.
BTFSS  Bit Test f, Skip if Set
Syntax: [ label ] BTFSS f,b
Operands: 0 ≤ f ≤ 31
0 ≤ b < 7
Operation: skip if (f<b) = 1
Status Affected: None
Description: If bit 'b' in register 'f' is '1', then the
next instruction is skipped.
If bit 'b' is '1', then the next instruction fetched
during the current instruction execution, is discarded,
and a NOP is executed instead,
making this a two-cycle instruction.

CALL  Subroutine Call
Syntax: [ label ] CALL k
Operands: 0 ≤ k ≤ 255
Operation: (PC) + 1 → Top of Stack;
k → PC<7:0>;
(Status<6:5>) → PC<10:9>;
0 → PC<8>
Status Affected: None
Description: Subroutine call. First, return
address (PC + 1) is pushed onto
the stack. The eight-bit immediate
address is loaded into PC bits
<7:0>. The upper bits PC<10:9>
are loaded from STATUS<6:5>,
PC<8> is cleared. CALL is a two-
cycle instruction.

CLRW  Clear W
Syntax: [ label ] CLRW
Operands: None
Operation: 00h → (W);
1 → Z
Status Affected: Z
Description: The W register is cleared. Zero bit
(Z) is set.

CLRWDT  Clear Watchdog Timer
Syntax: [ label ] CLRWDT k
Operands: None
Operation: 00h → WDT;
0 → WDT prescaler (if assigned);
1 → TO;
1 → PD
Status Affected: TO, PD
Description: The CLRWDT instruction resets the
WDT. It also resets the prescaler, if
the prescaler is assigned to the
WDT and not Timer0. Status bits
TO and PD are set.

CLRF  Clear f
Syntax: [ label ] CLRF f
Operands: 0 ≤ f ≤ 31
Operation: 00h → (f);
1 → Z
Status Affected: Z
Description: The contents of register 'f' are
cleared and the Z bit is set.

COMF  Complement f
Syntax: [ label ] COMF f,d
Operands: 0 ≤ f ≤ 31
d ∈ [0,1]
Operation: (f) → (dest)
Status Affected: Z
Description: The contents of register 'f' are
complemented. If 'd' is '0', the
result is stored in the W register. If
'd' is '1', the result is stored back in
register 'f'.
<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DECF</strong></td>
<td>Decrement register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.</td>
</tr>
<tr>
<td><strong>INCF</strong></td>
<td>The contents of register 'f' are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'.</td>
</tr>
<tr>
<td><strong>DECFSZ</strong></td>
<td>The contents of register 'f' are decremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. If the result is '0', then the next instruction, which is already fetched, is discarded and a NOP is executed instead making it a two-cycle instruction.</td>
</tr>
<tr>
<td><strong>INCFSZ</strong></td>
<td>The contents of register 'f' are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. If the result is '0', then the next instruction, which is already fetched, is discarded and a NOP is executed instead making it a two-cycle instruction.</td>
</tr>
<tr>
<td><strong>GOTO</strong></td>
<td>An unconditional branch. The 9-bit immediate value is loaded into PC bits &lt;8:0&gt;. The upper bits of PC are loaded from STATUS&lt;6:5&gt;. <strong>GOTO</strong> is a two-cycle instruction.</td>
</tr>
<tr>
<td><strong>IORLW</strong></td>
<td>The contents of the W register are OR'ed with the eight-bit literal 'k'. The result is placed in the W register.</td>
</tr>
</tbody>
</table>
### IORWF
**Inclusive OR W with f**

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] IORWF f,d</th>
</tr>
</thead>
</table>
| Operands: | 0 ≤ f ≤ 31  
| | d ∈ [0,1] |
| Operation: | (W).OR. (f) → (dest) |
| Status Affected: | Z |
| Description: | Inclusive OR the W register with register 'f'. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. |

### MOVWF
**Move W to f**

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] MOVWF f</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>0 ≤ f ≤ 31</td>
</tr>
<tr>
<td>Operation:</td>
<td>(W) → (f)</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>None</td>
</tr>
<tr>
<td>Description:</td>
<td>Move data from the W register to register 'f'.</td>
</tr>
</tbody>
</table>

### MOVF
**Move f**

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] MOVF f,d</th>
</tr>
</thead>
</table>
| Operands: | 0 ≤ f ≤ 31  
| | d ∈ [0,1] |
| Operation: | (f) → (dest) |
| Status Affected: | Z |
| Description: | The contents of register 'f' are moved to destination 'd'. If 'd' is '0', destination is the W register. If 'd' is '1', the destination is file register 'f'. 'd' = 1 is useful as a test of a file register, since status flag Z is affected. |

### MOVLW
**Move Literal to W**

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] MOVLW k</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>0 ≤ k ≤ 255</td>
</tr>
<tr>
<td>Operation:</td>
<td>k → (W)</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>None</td>
</tr>
<tr>
<td>Description:</td>
<td>The eight-bit literal 'k' is loaded into the W register. The “don’t cares” will assembled as '0's.</td>
</tr>
</tbody>
</table>

### OPTION
**Load OPTION Register**

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] OPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>None</td>
</tr>
<tr>
<td>Operation:</td>
<td>(W) → OPTION</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>None</td>
</tr>
<tr>
<td>Description:</td>
<td>The content of the W register is loaded into the OPTION register.</td>
</tr>
</tbody>
</table>
### RETLW  Return with Literal in W

**Syntax:**  
\[ \text{[ label]} \]  \text{RETLW}  \text{k}  

**Operands:**  
0 \leq k \leq 255

**Operation:**  
k \rightarrow (W);  
TOS \rightarrow PC

**Status Affected:** None

**Description:** The W register is loaded with the eight-bit literal 'k'. The program counter is loaded from the top of the stack (the return address). This is a two-cycle instruction.

### RLF  Rotate Left f through Carry

**Syntax:**  
\[ \text{[ label]} \]  \text{RLF}  \text{f,d}  

**Operands:**  
0 \leq f \leq 31  
d \in [0,1]

**Operation:** See description below

**Status Affected:** C

**Description:** The contents of register 'f' are rotated one bit to the left through the Carry Flag. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is stored back in register 'f'.

### RRF  Rotate Right f through Carry

**Syntax:**  
\[ \text{[ label]} \]  \text{RRF}  \text{f,d}  

**Operands:**  
0 \leq f \leq 31  
d \in [0,1]

**Operation:** See description below

**Status Affected:** C

**Description:** The contents of register 'f' are rotated one bit to the right through the Carry Flag. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is stored back in register 'f'.

### SLEEP  Enter SLEEP Mode

**Syntax:**  
\[ \text{[ label]} \]  \text{SLEEP}  

**Operands:** None

**Operation:**  
00h \rightarrow \text{WDT};  
0 \rightarrow \text{WDT prescaler};  
1 \rightarrow \text{TO};  
0 \rightarrow \text{PD}

**Status Affected:** \text{TO, PD, RBWUF}

**Description:** Time-out Status bit (TO) is set. The Power-down Status bit (PD) is cleared. RBWUF is unaffected. The WDT and its prescaler are cleared. The processor is put into Sleep mode with the oscillator stopped. See section on Sleep for more details.

### SUBWF  Subtract W from f

**Syntax:**  
\[ \text{[ label]} \]  \text{SUBWF}  \text{f,d}  

**Operands:**  
0 \leq f \leq 31  
d \in [0,1]

**Operation:**  
(f) – (W) \rightarrow (\text{dest})

**Status Affected:** C, DC, Z

**Description:** Subtract (2’s complement method) the W register from register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.

### SWAPF  Swap Nibbles in f

**Syntax:**  
\[ \text{[ label]} \]  \text{SWAPF}  \text{f,d}  

**Operands:**  
0 \leq f \leq 31  
d \in [0,1]

**Operation:**  
(f<3:0>) \rightarrow (\text{dest}<7:4>);  
(f<7:4>) \rightarrow (\text{dest}<3:0>)

**Status Affected:** None

**Description:** The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in W register. If 'd' is '1', the result is placed in register 'f'.
### TRIS

**Load TRIS Register**

**Syntax:** 
[ label ] TRIS f

**Operands:**
f = 6

**Operation:**
(W) → TRIS register f

**Status Affected:** None

**Description:** TRIS register 'f' (f = 6 or 7) is loaded with the contents of the W register.

---

### XORLW

**Exclusive OR literal with W**

**Syntax:**
[ label ] XORLW k

**Operands:**
0 ≤ k ≤ 255

**Operation:**
(W) .XOR. k → (W)

**Status Affected:** Z

**Description:** The contents of the W register are XOR'ed with the eight-bit literal 'k'. The result is placed in the W register.

---

### XORWF

**Exclusive OR W with f**

**Syntax:**
[ label ] XORWF f,d

**Operands:**
0 ≤ f ≤ 31

d ∈ [0,1]

**Operation:**
(W) .XOR. (f) → (dest)

**Status Affected:** Z

**Description:** Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.

---
10.0 ELECTRICAL CHARACTERISTICS

Absolute Maximum Ratings(†)

Ambient temperature under bias .............................................................................................................-40°C to +125°C
Storage temperature ...............................................................................................................................-65°C to +150°C
Voltage on VDD with respect to Vss ..................................................................................................................0 to +6.5V
Voltage on MCLR with respect to VSS .............................................................................................................0 to +13.5V
Voltage on all other pins with respect to VSS .................................................................................. -0.3V to (VDD + 0.3V)
Total power dissipation(†) ...................................................................................................................800 mW
Max. current out of Vss pin .....................................................................................................................................80 mA
Max. current into VDD pin .....................................................................................................................................80 mA
Input clamp current, IIK (VI < 0 or VI > VDD) ............................................................................................±20 mA
Output clamp current, IOK (VO < 0 or VO > VDD) ............................................................................................±20 mA
Max. output current sunk by any I/O pin .........................................................................................................25 mA
Max. output current sourced by any I/O pin .......................................................................................................25 mA
Max. output current sourced by I/O port .........................................................................................................75 mA
Max. output current sunk by I/O port ............................................................................................................75 mA

Note 1:  Power dissipation is calculated as follows: PDIS = VDD x {IDD – ∑ IOH} + ∑ {(VDD – VOH) x IOH} .. + ∑ (VOL x IOL)

†NOTICE: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
FIGURE 10-1: VOLTAGE-FREQUENCY GRAPH, -40°C ≤ TA ≤ +125°C
### 10.1 DC Characteristics: PIC10F220/222 (Industrial)

#### DC CHARACTERISTICS

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ(1)</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>D001</td>
<td>VDD</td>
<td>Supply Voltage</td>
<td>2.0</td>
<td>5.5</td>
<td>—</td>
<td>V</td>
<td>See Figure 10-1</td>
</tr>
<tr>
<td>D002</td>
<td>VDR</td>
<td>RAM Data Retention Voltage(2)</td>
<td>1.5*</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td>Device in Sleep mode</td>
</tr>
<tr>
<td>D003</td>
<td>VPOR</td>
<td>VDD Start Voltage to ensure Power-on Reset</td>
<td>—</td>
<td>Vss</td>
<td>—</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>D004</td>
<td>VDD</td>
<td>VDD Rise Rate to ensure Power-on Reset</td>
<td>0.05*</td>
<td>—</td>
<td>—</td>
<td>V/ms</td>
<td></td>
</tr>
</tbody>
</table>

#### IDD Supply Current(3)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th>VDD = 2.0V, Fosc = 4 MHz</th>
<th>VDD = 5.0V, Fosc = 4 MHz</th>
<th>VDD = 2.0V, Fosc = 8 MHz</th>
<th>VDD = 5.0V, Fosc = 8 MHz</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>175</td>
<td>275</td>
<td>1.1</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>0.625</td>
<td>1.1</td>
<td>1.0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>250</td>
<td>400</td>
<td>0.800</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>0.800</td>
<td>1.5</td>
<td>—</td>
</tr>
</tbody>
</table>

#### IPD Power-down Current(4)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th>VDD = 2.0V</th>
<th>VDD = 5.0V</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>0.1</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>1</td>
</tr>
</tbody>
</table>

#### IWDT WDT Current(4)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th>VDD = 2.0V</th>
<th>VDD = 5.0V</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>1.0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>7</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

**Note**

1: Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

2: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.

3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
   a) The test conditions for all IDD measurements in active operation mode are:
      All I/O pins tri-stated, pulled to VSS, TOCKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
   b) For standby current measurements, the conditions are the same, except that the device is in Sleep mode.

4: Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss. The peripheral current is the sum of the base IPD and the additional current consumed when the peripheral is enabled.
## 10.2 DC Characteristics: PIC10F220/222 (Extended)

### DC CHARACTERISTICS

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ(1)</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>D001</td>
<td>Vdd</td>
<td>Supply Voltage</td>
<td>2.0</td>
<td></td>
<td>5.5</td>
<td>V</td>
<td>See Figure 10-1</td>
</tr>
<tr>
<td>D002</td>
<td>Vdr</td>
<td>RAM Data Retention Voltage(2)</td>
<td>1.5</td>
<td></td>
<td></td>
<td>V</td>
<td>Device in Sleep mode</td>
</tr>
<tr>
<td>D003</td>
<td>Vpor</td>
<td>Vdd Start Voltage to ensure Power-on Reset</td>
<td></td>
<td>Vss</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>D010</td>
<td>Idd</td>
<td>Supply Current(3)</td>
<td>175</td>
<td></td>
<td>250</td>
<td>μA</td>
<td>VDD = 2.0V, Fosc = 4 MHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0.625</td>
<td>1.1</td>
<td>mA</td>
<td>VDD = 5.0V, Fosc = 4 MHz</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>250</td>
<td>400</td>
<td>1.5</td>
<td>mA</td>
<td>VDD = 2.0V, Fosc = 8 MHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0.800</td>
<td>1.5</td>
<td>mA</td>
<td>VDD = 5.0V, Fosc = 8 MHz</td>
<td></td>
</tr>
<tr>
<td>D020</td>
<td>Ipd</td>
<td>Power-down Current(4)</td>
<td>0.1</td>
<td></td>
<td>9</td>
<td>μA</td>
<td>VDD = 2.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td>15</td>
<td></td>
<td>μA</td>
<td>VDD = 5.0V</td>
</tr>
<tr>
<td>D022</td>
<td>Iwdt</td>
<td>WDT Current(4)</td>
<td>1.0</td>
<td></td>
<td>18</td>
<td>μA</td>
<td>VDD = 2.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>7</td>
<td>22</td>
<td></td>
<td>μA</td>
<td>VDD = 5.0V</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

**Note 1:** Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

**Note 2:** This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.

**Note 3:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.

  a) The test conditions for all Idd measurements in active operation mode are:
     - All I/O pins tri-stated, pulled to Vss, T0CKI = Vdd, MCLR = Vdd; WDT enabled/disabled as specified.
  b) For standby current measurements, the conditions are the same, except that the device is in Sleep mode.

**Note 4:** Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to Vdd or Vss. The peripheral current is the sum of the base IPD and the additional current consumed when the peripheral is enabled.
## 10.3 DC Characteristics: PIC10F220/222 (Industrial, Extended)

### DC CHARACTERISTICS

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ†</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td><strong>VIL</strong> Input Low Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D030</td>
<td>I/O ports:</td>
<td></td>
<td>Vss</td>
<td>—</td>
<td>0.8</td>
<td>V</td>
<td>For all 4.5 ≤ VDD ≤ 5.5V</td>
</tr>
<tr>
<td>D030A</td>
<td>with TTL buffer</td>
<td></td>
<td>Vss</td>
<td>—</td>
<td>0.15 VDD</td>
<td>V</td>
<td>Otherwise</td>
</tr>
<tr>
<td>D031</td>
<td>with Schmitt Trigger buffer</td>
<td></td>
<td>Vss</td>
<td>—</td>
<td>0.2 VDD</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>D032</td>
<td>MCLR, T0CKI</td>
<td></td>
<td>Vss</td>
<td>—</td>
<td>0.2 VDD</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>VIH</strong> Input High Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D040</td>
<td>I/O ports:</td>
<td></td>
<td>2.0</td>
<td>—</td>
<td>—</td>
<td>VDD</td>
<td>4.5 ≤ VDD ≤ 5.5V</td>
</tr>
<tr>
<td>D040A</td>
<td>with TTL buffer</td>
<td></td>
<td>0.25 VDD + 0.8</td>
<td>—</td>
<td>VDD</td>
<td>V</td>
<td>Otherwise</td>
</tr>
<tr>
<td>D041</td>
<td>with Schmitt Trigger buffer</td>
<td></td>
<td>0.8 VDD</td>
<td>—</td>
<td>VDD</td>
<td>V</td>
<td>For entire VDD range</td>
</tr>
<tr>
<td>D042</td>
<td>MCLR, T0CKI</td>
<td></td>
<td>0.8 VDD</td>
<td>—</td>
<td>VDD</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>D070</td>
<td>I^PUR</td>
<td>GPIO weak pull-up current</td>
<td>50</td>
<td>250</td>
<td>400</td>
<td>μA</td>
<td>VDD = 5V, VPIN = VSS</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>IIL</strong> Input Leakage Current(1)</td>
<td></td>
<td></td>
<td></td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td>D060</td>
<td>I/O ports</td>
<td></td>
<td>—</td>
<td>±0.1</td>
<td>± 1</td>
<td>V</td>
<td>Vss ≤ VPIN ≤ VDD, Pin at high-impedance</td>
</tr>
<tr>
<td>D061</td>
<td>GP3/MCLR(2)</td>
<td></td>
<td>—</td>
<td>±0.7</td>
<td>± 5</td>
<td>μA</td>
<td>Vss ≤ VPIN ≤ VDD</td>
</tr>
<tr>
<td>D080</td>
<td>I/O ports</td>
<td></td>
<td>—</td>
<td>—</td>
<td>0.6</td>
<td>V</td>
<td>IOL = 8.5 mA, VDD = 4.5V, -40°C to +85°C</td>
</tr>
<tr>
<td>D080A</td>
<td></td>
<td></td>
<td>—</td>
<td>—</td>
<td>0.6</td>
<td>V</td>
<td>IOL = 7.0 mA, VDD = 4.5V, -40°C to +125°C</td>
</tr>
<tr>
<td>D090</td>
<td>I/O ports(2)</td>
<td></td>
<td>VDD — 0.7</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td>IOH = -3.0 mA, VDD = 4.5V, -40°C to +85°C</td>
</tr>
<tr>
<td>D090A</td>
<td></td>
<td></td>
<td>VDD — 0.7</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td>IOH = -2.5 mA, VDD = 4.5V, -40°C to +125°C</td>
</tr>
<tr>
<td>D101</td>
<td>All I/O pins</td>
<td></td>
<td>—</td>
<td>—</td>
<td>50*</td>
<td>pF</td>
<td></td>
</tr>
</tbody>
</table>

† Data in “Typ” column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

* These parameters are for design guidance only and are not tested.

### Note

1. Negative current is defined as coming out of the pin.

2. This specification applies when GP3/MCLR is configured as an input with pull-up disabled. The leakage current of the MCLR circuit is higher than the standard I/O logic.
# TABLE 10-1: PULL-UP RESISTOR RANGES

<table>
<thead>
<tr>
<th>Vdd (Volts)</th>
<th>Temperature (°C)</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>GP0/GP1</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2.0</td>
<td>-40</td>
<td>73K</td>
<td>105K</td>
<td>186K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>25</td>
<td>73K</td>
<td>113K</td>
<td>187K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>85</td>
<td>82K</td>
<td>123K</td>
<td>190K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>125</td>
<td>86K</td>
<td>132K</td>
<td>190K</td>
<td>Ω</td>
</tr>
<tr>
<td>5.5</td>
<td>-40</td>
<td>15K</td>
<td>21K</td>
<td>33K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>25</td>
<td>15K</td>
<td>22K</td>
<td>34K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>85</td>
<td>19K</td>
<td>26K</td>
<td>35K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>125</td>
<td>23K</td>
<td>29K</td>
<td>35K</td>
<td>Ω</td>
</tr>
<tr>
<td><strong>GP3</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2.0</td>
<td>-40</td>
<td>63K</td>
<td>81K</td>
<td>96K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>25</td>
<td>77K</td>
<td>93K</td>
<td>116K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>85</td>
<td>82K</td>
<td>96k</td>
<td>116K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>125</td>
<td>86K</td>
<td>100K</td>
<td>119K</td>
<td>Ω</td>
</tr>
<tr>
<td>5.5</td>
<td>-40</td>
<td>16K</td>
<td>20k</td>
<td>22K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>25</td>
<td>16K</td>
<td>21K</td>
<td>23K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>85</td>
<td>24K</td>
<td>25k</td>
<td>28K</td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td>125</td>
<td>26K</td>
<td>27K</td>
<td>29K</td>
<td>Ω</td>
</tr>
</tbody>
</table>
10.4 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created following one of the following formats:

1. TppS2ppS
2. TppS

<table>
<thead>
<tr>
<th>T</th>
<th>Frequency</th>
<th>T</th>
<th>Time</th>
</tr>
</thead>
</table>

Lowercase subscripts (pp) and their meanings:

- pp
  - 2 to
  - ck CLKOUT
  - cy Cycle time
  - drt Device Reset Timer
  - io I/O port

Uppercase letters and their meanings:

- S
  - F Fall
  - H High
  - I Invalid (high-impedance)
  - L Low

- P Period
- R Rise
- V Valid
- Z High-impedance

FIGURE 10-2: LOAD CONDITIONS

Legend:

CL = 50 pF for all pins

TABLE 10-2: CALIBRATED INTERNAL RC FREQUENCIES – PIC10F220/222

<table>
<thead>
<tr>
<th>AC CHARACTERISTICS</th>
<th>Standard Operating Conditions (unless otherwise specified)</th>
</tr>
</thead>
</table>
| Operating Temperature | -40°C ≤ TA ≤ +85°C (industrial),  
|                      | -40°C ≤ TA ≤ +125°C (extended)  |
| Operating Voltage VDD range is described in Section 10.1 “DC Characteristics: PIC10F220/222 (Industrial)”. |

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Freq. Tolerance</th>
<th>Min</th>
<th>Typ†</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>F10</td>
<td>FOSC</td>
<td>Internal Calibrated INTOSC Frequency((1, 2, 3))</td>
<td>± 1%</td>
<td>3.96</td>
<td>4.00</td>
<td>4.04</td>
<td>MHz</td>
<td>VDD=3.5V @ 25°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>± 2%</td>
<td>3.92</td>
<td>4.00</td>
<td>4.08</td>
<td>MHz</td>
<td>2.5V ≤ VDD ≤ 5.5V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>± 5%</td>
<td>3.80</td>
<td>4.00</td>
<td>4.20</td>
<td>MHz</td>
<td>0°C ≤ TA ≤ +85°C (industrial)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>2.0V ≤ VDD ≤ 5.5V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-40°C ≤ TA ≤ +85°C (industrial)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-40°C ≤ TA ≤ +125°C (extended)</td>
</tr>
</tbody>
</table>

† Data in the Typical (“Typ”) column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: To ensure these oscillator frequency tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. 0.1 µF and 0.01 µF values in parallel are recommended.

2: Under stable VDD conditions.

3: Frequency values in this table are doubled when the 8 MHz INTOSC option is selected.
FIGURE 10-3: RESET, WATCHDOG TIMER AND DEVICE RESET TIMER TIMING

TABLE 10-3: RESET, WATCHDOG TIMER AND DEVICE RESET TIMER – PIC10F220/222

AC CHARACTERISTICS

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ (1)</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>30</td>
<td>TMC₉</td>
<td>MCLR Pulse Width (low)</td>
<td>2*</td>
<td>—</td>
<td>—</td>
<td>μs</td>
<td>VDD = 5V, -40°C to +85°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5*</td>
<td>—</td>
<td>—</td>
<td>μs</td>
<td>VDD = 5.0V</td>
</tr>
<tr>
<td>31</td>
<td>TWDT</td>
<td>Watchdog Timer Time-out Period (no prescaler)</td>
<td>10</td>
<td>18</td>
<td>29</td>
<td>ms</td>
<td>VDD = 5.0V (Industrial)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>10</td>
<td>18</td>
<td>31</td>
<td>ms</td>
<td>VDD = 5.0V (Extended)</td>
</tr>
<tr>
<td>32</td>
<td>TDRT*</td>
<td>Device Reset Timer Period (standard)</td>
<td>0.600</td>
<td>1.125</td>
<td>1.85</td>
<td>ms</td>
<td>VDD = 5.0V (Industrial)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0.600</td>
<td>1.125</td>
<td>1.95</td>
<td>ms</td>
<td>VDD = 5.0V (Extended)</td>
</tr>
<tr>
<td>34</td>
<td>TOZ</td>
<td>I/O High-impedance from MCLR low</td>
<td>—</td>
<td>—</td>
<td>2*</td>
<td>μs</td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 2: Runs on POR Reset only.
FIGURE 10-4: TIMER0 CLOCK TIMINGS

![Timer0 Clock Timings Diagram]

TABLE 10-4: TIMER0 CLOCK REQUIREMENTS

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ(1)</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>40</td>
<td>T0H</td>
<td>T0CKI High Pulse Width</td>
<td>No Prescaler</td>
<td>0.5 Tcy + 20*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>With Prescaler</td>
<td>10*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>41</td>
<td>T0L</td>
<td>T0CKI Low Pulse Width</td>
<td>No Prescaler</td>
<td>0.5 Tcy + 20*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>With Prescaler</td>
<td>10*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>42</td>
<td>T0P</td>
<td>T0CKI Period</td>
<td>20 or Tcy + 40* N</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

**Note 1:** Data in the Typical (“Typ”) column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
TABLE 10-5: A/D CONVERTER CHARACTERISTICS

Standard Operating Conditions (unless otherwise stated)
Operating temperature $-40^\circ\text{C} \leq TA \leq +125^\circ\text{C}$

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ†</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>A01</td>
<td>N</td>
<td>Resolution</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>8 bits</td>
<td>—</td>
</tr>
<tr>
<td>A03</td>
<td>EIL</td>
<td>Integral Error</td>
<td>—</td>
<td>—</td>
<td>±1.5</td>
<td>LSb</td>
<td>—</td>
</tr>
<tr>
<td>A04</td>
<td>EDL</td>
<td>Differential Error</td>
<td>—</td>
<td>—</td>
<td>-1 &lt; EDL ≤ +1.5</td>
<td>LSb</td>
<td></td>
</tr>
<tr>
<td>A05</td>
<td>FS</td>
<td>Full-scale Range</td>
<td>2.0*</td>
<td>—</td>
<td>5.5*</td>
<td>V</td>
<td>—</td>
</tr>
<tr>
<td>A06</td>
<td>EOFF</td>
<td>Offset Error</td>
<td>—</td>
<td>—</td>
<td>±1.5</td>
<td>LSb</td>
<td>—</td>
</tr>
<tr>
<td>A07</td>
<td>EGN</td>
<td>Gain Error</td>
<td>—</td>
<td>—</td>
<td>±1.5</td>
<td>LSb</td>
<td>—</td>
</tr>
<tr>
<td>A10</td>
<td></td>
<td>Monotonicity</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>VSS ≤ VAIN ≤ VDD</td>
</tr>
<tr>
<td>A25</td>
<td>VAIN</td>
<td>Analog Input Voltage</td>
<td>Vss</td>
<td>—</td>
<td>VDD</td>
<td>V</td>
<td>—</td>
</tr>
<tr>
<td>A30</td>
<td>ZAIN</td>
<td>Recommended Impedence of Analog</td>
<td>—</td>
<td>—</td>
<td>10</td>
<td>kΩ</td>
<td>—</td>
</tr>
<tr>
<td>A31*</td>
<td>ΔIAD</td>
<td>A/D Conversion Current</td>
<td>—</td>
<td>120</td>
<td>150</td>
<td>μA</td>
<td>2.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>200</td>
<td>250</td>
<td>μA</td>
<td>5.0V</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in the “Typ” column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** The A/D conversion result never decreases with an increase in the input voltage and has no missing codes.

**Note 2:** This is the additional current consumed by the A/D module when it is enabled; this current adds to base IDD.

TABLE 10-6: A/D CONVERSION REQUIREMENTS

Standard Operating Conditions (unless otherwise stated)
Operating temperature $-40^\circ\text{C} \leq TA \leq +125^\circ\text{C}$

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ†</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD131</td>
<td>TCNV</td>
<td>Conversion Time (not including</td>
<td>—</td>
<td>13</td>
<td>—</td>
<td>TCY</td>
<td>Set GO/DONE bit to new data in A/D</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Acquisition Time)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Result register</td>
</tr>
<tr>
<td>AD132*</td>
<td>TACQ</td>
<td>Acquisition Time</td>
<td>—</td>
<td>3.5</td>
<td>5</td>
<td>μs</td>
<td>VDD = 5V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>μs</td>
<td>VDD = 2.5V</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in ‘Typ’ column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** The Section 7.9 “A/D Acquisition Requirements” for information on how to compute minimum acquisition times based on operating conditions.
11.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES.

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

“Typical” represents the mean of the distribution at 25°C. “Maximum” or “minimum” represents (mean + 3σ) or (mean - 3σ) respectively, where σ is a standard deviation, over each temperature range.

**FIGURE 11-1: IDD vs. VDD OVER Fosc (4 MHz)**

![Graph showing IDD vs. VDD for different frequencies and temperature ranges.](image)

- **Typical:** Statistical Mean @25°C
- **Maximum:** Mean (Worst Case Temp) + 3σ
  (-40°C to 125°C)

---

© 2007 Microchip Technology Inc.
FIGURE 11-2: IDD vs. VDD OVER Fosc (8 MHz)

Typical: Statistical Mean @25°C
Maximum: Mean (Worst Case Temp) + 3σ
(-40°C to 125°C)

8 MHz

Typical

FIGURE 11-3: TYPICAL IPD vs. VDD (SLEEP MODE, ALL PERIPHERALS DISABLED)

Typical: Statistical Mean @25°C
FIGURE 11-4: MAXIMUM IPD vs. VDD (SLEEP MODE, ALL PERIPHERALS DISABLED)

Typical: Statistical Mean @25°C
Maximum: Mean (Worst Case Temp) + 3σ
(-40°C to 125°C)

Max. 125°C

FIGURE 11-5: TYPICAL WDT IPD vs. VDD

Typical: Statistical Mean @25°C
FIGURE 11-6: MAXIMUM WDT IPD vs. VDD OVER TEMPERATURE

FIGURE 11-7: WDT TIME-OUT vs. VDD OVER TEMPERATURE (NO PRESCALER)
FIGURE 11-8: $V_{OL}$ vs. $I_{OL}$ OVER TEMPERATURE ($V_{DD} = 3.0V$)

FIGURE 11-9: $V_{OL}$ vs. $I_{OL}$ OVER TEMPERATURE ($V_{DD} = 5.0V$)
FIGURE 11-10: $V_{OH}$ vs. $I_{OH}$ OVER TEMPERATURE ($V_{DD} = 3.0V$)

FIGURE 11-11: $V_{OH}$ vs. $I_{OH}$ OVER TEMPERATURE ($V_{DD} = 5.0V$)
FIGURE 11-12:  TTL INPUT THRESHOLD $V_{IN}$ vs. $V_{DD}$

Typical: Statistical Mean @25°C
Maximum: Mean (Worst Case Temp) + 3σ
(-40°C to 125°C)

$V_{IN}$ (V)

$V_{DD}$ (V)

FIGURE 11-13:  SCHMITT TRIGGER INPUT THRESHOLD $V_{IN}$ vs. $V_{DD}$

Typical: Statistical Mean @25°C
Maximum: Mean (Worst Case Temp) + 3σ
(-40°C to 125°C)

$V_{IN}$ (V)

$V_{DD}$ (V)
12.0 DEVELOPMENT SUPPORT

The PIC® microcontrollers are supported with a full range of hardware and software development tools:

• Integrated Development Environment
  - MPLAB® IDE Software
• Assemblers/Compilers/Linkers
  - MPASM™ Assembler
  - MPLAB C18 and MPLAB C30 C Compilers
  - MPLINK™ Object Linker/
    MPLIB™ Object Librarian
  - MPLAB ASM30 Assembler/Linker/Library
• Simulators
  - MPLAB SIM Software Simulator
• Emulators
  - MPLAB ICE 2000 In-Circuit Emulator
  - MPLAB REAL ICE™ In-Circuit Emulator
• In-Circuit Debugger
  - MPLAB ICD 2
• Device Programmers
  - PICSTART® Plus Development Programmer
  - MPLAB PM3 Device Programmer
  - PICkit™ 2 Development Programmer
• Low-Cost Demonstration and Development Boards and Evaluation Kits

12.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit microcontroller market. The MPLAB IDE is a Windows® operating system-based application that contains:

• A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
• A full-featured editor with color-coded context
• A multiple project manager
• Customizable data windows with direct edit of contents
• High-level source code debugging
• Visual device initializer for easy register initialization
• Mouse over variable inspection
• Drag and drop variables from source to watch windows
• Extensive on-line help
• Integration of select third party tools, such as HI-TECH Software C Compilers and IAR C Compilers

The MPLAB IDE allows you to:

• Edit your source files (either assembly or C)
• One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information)
• Debug using:
  - Source files (assembly or C)
  - Mixed assembly and C
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.
12.2 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for all PIC MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

12.3 MPLAB C18 and MPLAB C30 C Compilers

The MPLAB C18 and MPLAB C30 Code Development Systems are complete ANSI C compilers for Microchip’s PIC18 and PIC24 families of microcontrollers and the dsPIC30 and dsPIC33 family of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

12.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/librarian features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

12.5 MPLAB ASM30 Assembler, Linker and Librarian

MPLAB ASM30 Assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- Support for the entire dsPIC30F instruction set
- Support for fixed-point and floating-point data
- Command line interface
- Rich directive set
- Flexible macro language
- MPLAB IDE compatibility

12.6 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC® DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C18 and MPLAB C30 C Compilers, and the MPASM and MPLAB ASM30 Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.
12.7 MPLAB ICE 2000
High-Performance In-Circuit Emulator

The MPLAB ICE 2000 In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PIC microcontrollers. Software control of the MPLAB ICE 2000 In-Circuit Emulator is advanced by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment.

The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The architecture of the MPLAB ICE 2000 In-Circuit Emulator allows expansion to support new PIC microcontrollers.

The MPLAB ICE 2000 In-Circuit Emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft® Windows® 32-bit operating system were chosen to best make these features available in a simple, unified application.

12.8 MPLAB REAL ICE In-Circuit Emulator System

MPLAB REAL ICE In-Circuit Emulator System is Microchip’s next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC® Flash MCUs and dsPIC® Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit.

The MPLAB REAL ICE probe is connected to the design engineer’s PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with the popular MPLAB ICD 2 system (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

MPLAB REAL ICE is field upgradeable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added, such as software breakpoints and assembly code trace. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, real-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables.

12.9 MPLAB ICD 2 In-Circuit Debugger

Microchip’s In-Circuit Debugger, MPLAB ICD 2, is a powerful, low-cost, run-time development tool, connecting to the host PC via an RS-232 or high-speed USB interface. This tool is based on the Flash PIC MCUs and can be used to develop for these and other PIC MCUs and dsPIC DSCs. The MPLAB ICD 2 utilizes the in-circuit debugging capability built into the Flash devices. This feature, along with Microchip’s In-Circuit Serial Programming™ (ICSP™) protocol, offers cost-effective, in-circuit Flash debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by setting breakpoints, single stepping and watching variables, and CPU status and peripheral registers. Running at full speed enables testing hardware and applications in real time. MPLAB ICD 2 also serves as a development programmer for selected PIC devices.

12.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an SD/MMC card for file storage and secure data applications.
12.11 PICSTART Plus Development Programmer

The PICSTART Plus Development Programmer is an easy-to-use, low-cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus Development Programmer supports most PIC devices in DIP packages up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus Development Programmer is CE compliant.

12.12 PICkit 2 Development Programmer

The PICkit™ 2 Development Programmer is a low-cost programmer and selected Flash device debugger with an easy-to-use interface for programming many of Microchip’s baseline, mid-range and PIC18F families of Flash memory microcontrollers. The PICkit 2 Starter Kit includes a prototyping development board, twelve sequential lessons, software and HI-TECH’s PICC™ Lite C compiler, and is designed to help get up to speed quickly using PIC® microcontrollers. The kit provides everything needed to program, evaluate and develop applications using Microchip’s powerful, mid-range Flash memory family of microcontrollers.

12.13 Demonstration, Development and Evaluation Boards

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM™ and dsPICDEM™ demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KeELOQ® security ICs, CAN, IrDA®, PowerSmart battery management, SEEVAL® evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.
13.0 PACKAGING INFORMATION

13.1 Package Marking Information

Legend:  
XX...X  Customer-specific information  
Y      Year code (last digit of calendar year)  
YY     Year code (last 2 digits of calendar year)  
WW     Week code (week of January 1 is week ‘01’)  
NNN    Alphanumeric traceability code  
e3     Pb-free JEDEC designator for Matte Tin (Sn)  
*      This package is Pb-free. The Pb-free JEDEC designator (e3)  
        can be found on the outer packaging for this package.

Note:  In the event the full Microchip part number cannot be marked on one line, it will  
be carried over to the next line, thus limiting the number of available  
characters for customer-specific information.
### TABLE 13-1: 8-LEAD 2x3 DFN (MC) TOP MARKING

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Marking</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC10F220-I/MC</td>
<td>BJ0</td>
</tr>
<tr>
<td>PIC10F220-E/MC</td>
<td>BK0</td>
</tr>
<tr>
<td>PIC10F222-I/MC</td>
<td>BL0</td>
</tr>
<tr>
<td>PIC10F222-E/MC</td>
<td>BM0</td>
</tr>
</tbody>
</table>

### TABLE 13-2: 6-LEAD SOT-23 (OT) PACKAGE TOP MARKING

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Marking</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC10F220-I/OT</td>
<td>20NN</td>
</tr>
<tr>
<td>PIC10F220-E/OT</td>
<td>A0NN</td>
</tr>
<tr>
<td>PIC10F222-I/OT</td>
<td>22NN</td>
</tr>
<tr>
<td>PIC10F222-E/OT</td>
<td>A2NN</td>
</tr>
</tbody>
</table>

**Note:** NN represents the alphanumeric traceability code.
6-Lead Plastic Small Outline Transistor (OT) [SOT-23]

**Notes:**

1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.
2. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

---

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension</td>
<td>Limits</td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Outside Lead Pitch</td>
<td>e1</td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
</tr>
<tr>
<td>Foot Angle</td>
<td>φ</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
</tr>
</tbody>
</table>

Microchip Technology Drawing C04-028B
### 8-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at [http://www.microchip.com/packaging](http://www.microchip.com/packaging)

**Units**

<table>
<thead>
<tr>
<th>Dimension Limits</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of Pins</td>
<td>N</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
<td>.100 BSC</td>
<td></td>
</tr>
<tr>
<td>Top to Seating Plane</td>
<td>A</td>
<td>–</td>
<td>.210</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
<td>.115</td>
<td>.130</td>
</tr>
<tr>
<td>Base to Seating Plane</td>
<td>A1</td>
<td>.015</td>
<td>–</td>
</tr>
<tr>
<td>Shoulder to Shoulder Width</td>
<td>E</td>
<td>.290</td>
<td>.310</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
<td>.240</td>
<td>.250</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
<td>.348</td>
<td>.365</td>
</tr>
<tr>
<td>Tip to Seating Plane</td>
<td>L</td>
<td>.115</td>
<td>.130</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
<td>.008</td>
<td>.010</td>
</tr>
<tr>
<td>Upper Lead Width</td>
<td>b1</td>
<td>.040</td>
<td>.060</td>
</tr>
<tr>
<td>Lower Lead Width</td>
<td>b</td>
<td>.014</td>
<td>.018</td>
</tr>
<tr>
<td>Overall Row Spacing §</td>
<td>eB</td>
<td>–</td>
<td>–</td>
</tr>
</tbody>
</table>

**Notes:**
1. Pin 1 visual index feature may vary, but must be located with the hatched area.
2. § Significant Characteristic.
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010” per side.
4. Dimensioning and tolerancing per ASME Y14.5M.
   - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
8-Lead Plastic Dual Flat, No Lead Package (MC) – 2x3x0.9 mm Body [DFN]

<table>
<thead>
<tr>
<th>Dimension Limits</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of Pins (N)</td>
<td></td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>Pitch (e)</td>
<td>0.50</td>
<td>BSC</td>
<td></td>
</tr>
<tr>
<td>Overall Height (A)</td>
<td>0.80</td>
<td>0.90</td>
<td>1.00</td>
</tr>
<tr>
<td>Standoff (A1)</td>
<td>0.00</td>
<td>0.02</td>
<td>0.05</td>
</tr>
<tr>
<td>Contact Thickness (A3)</td>
<td></td>
<td>0.20</td>
<td>REF</td>
</tr>
<tr>
<td>Overall Length (D)</td>
<td>2.00</td>
<td>BSC</td>
<td></td>
</tr>
<tr>
<td>Overall Width (E)</td>
<td>3.00</td>
<td>BSC</td>
<td></td>
</tr>
<tr>
<td>Exposed Pad Length (D2)</td>
<td>1.30</td>
<td>–</td>
<td>1.75</td>
</tr>
<tr>
<td>Exposed Pad Width (E2)</td>
<td>1.50</td>
<td>–</td>
<td>1.90</td>
</tr>
<tr>
<td>Contact Width (b)</td>
<td>0.18</td>
<td>0.25</td>
<td>0.30</td>
</tr>
<tr>
<td>Contact Length (L)</td>
<td>0.30</td>
<td>0.40</td>
<td>0.50</td>
</tr>
<tr>
<td>Contact-to-Exposed Pad (K)</td>
<td>0.20</td>
<td>–</td>
<td>–</td>
</tr>
</tbody>
</table>

Note:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package may have one or more exposed tie bars at ends.
3. Package is saw singulated.
4. Dimensioning and tolerancing per ASME Y14.5M.
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
   REF: Reference Dimension, usually without tolerance, for information purposes only.
APPENDIX A: REVISION HISTORY

Revision A
Original release of document.

Revision B (03/2006)
Table 3-1, GP1; Section 4.7, Program Counter; Table 5-2; Figure 8-5; Section 9.1, ANDWF, SLEEP, SUBWF, SWAPF, XORLW.

Revision C (08/2006)
Added 8-Lead DFN pinout diagram, updated Table 1-1 with DFN package, updated Table 10-3 in Section 10.0, added 8-Lead DFN package marking information to section 13.0, updated the Product Identification System section to include DFN package identification. Added note to package drawings.

Revision D (02/2007)
Replaced Dev. Tool Section; Replaced Package Drawings.

Revision E (06/2007)
Updated and added Characterization Data; Revised Operating Current; Revised Section 8.4 and Note; Revised Section 10.0, Total Power Dissipation, 10.1, 10.2, 10.3 DC Characteristics; Revised Tables 10-2, 10-3, 10-5, 10-6; Section 11.0; Revised Product ID System.
W
Wake-up from Sleep ........................................................... 41
Watchdog Timer (WDT) ................................................ 33, 38
   Period............................................................................ 38
   Programming Considerations ........................................ 38
WWW Address.................................................................... 75
WWW, On-Line Support..................................................... 3

Z
Zero bit................................................................................. 9
THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** – Data sheets and errata, application notes and sample programs, design resources, user’s guides and hardware support documents, latest software releases and archived software
- **General Technical Support** – Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- **Business of Microchip** – Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip’s customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

CUSTOMER SUPPORT

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com
READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

To: Technical Publications Manager
RE: Reader Response

From: Name ____________________________________________
Company ________________________________________________
Address ________________________________________________
City / State / ZIP / Country ________________________________
Telephone: (______) _________ - _________ FAX: (______) _________ - _________

Application (optional):

Would you like a reply? ___Y ___N

Device: PIC10F220/222 Literature Number: DS41270E

Questions:

1. What are the best features of this document?

2. How does this document meet your hardware and software development needs?

3. Do you find the organization of this document easy to follow? If not, why?

4. What additions to the document do you think would enhance the structure and subject?

5. What deletions from the document could be made without affecting the overall usefulness?

6. Is there any incorrect or misleading information (what and where)?

7. How would you improve this document?
## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

<table>
<thead>
<tr>
<th>PART NO.</th>
<th>X</th>
<th>/XX</th>
<th>XXX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Temperature Range</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Package</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Pattern</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Device:**
- PIC10F220
- PIC10F222
- PIC10F220T (Tape & Reel)
- PIC10F222T (Tape & Reel)

**Temperature Range:**
- **I**: -40°C to +85°C (Industrial)
- **E**: -40°C to +125°C (Extended)

**Package:**
- **P**: 300 mil PDIP (Pb-free)
- **OT**: SOT-23, 6-LD (Pb-free)
- **MC**: DFN, 8-LD 2x3 (Pb-free)

**Pattern:** Special Requirements

**Examples:**

a) PIC10F220-I/P = Industrial temp., PDIP package (Pb-free)
b) PIC10F222T-E/OT = Extended temp., SOT-23 package (Pb-free), Tape and Reel
c) PIC10F222-E/MC = Extended temp., DFN package (Pb-free)