PIC16F5X Data Sheet
Flash-Based, 8-Bit CMOS Microcontroller Series
Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.”

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer’s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

Trademarks
The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KeeLoc, KeeLoc logo, microD, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
AmpLab, FilterLab, Linear Active Thermistor, Migratable Memory, MXDEV, MXLAB, PS logo, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.
Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICWorks, ECAN, ECNOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, I CSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rLab, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
SQTTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.
© 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona, Gresham, Oregon and Mountain View, California. The Company’s quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KeeLoc® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip’s quality system for the design and manufacture of development systems is ISO 9001:2000 certified.
High-Performance RISC CPU:
- Only 33 single-word instructions to learn
- All instructions are single cycle except for program branches which are two-cycle
- Two-level deep hardware stack
- Direct, Indirect and Relative Addressing modes for data and instructions
- Operating speed:
  - DC – 20 MHz clock speed
  - DC – 200 ns instruction cycle time
- On-chip Flash program memory:
  - 512 x 12 on PIC16F54
  - 2048 x 12 on PIC16F57
  - 2048 x 12 on PIC16F59
- General Purpose Registers (SRAM):
  - 25 x 8 on PIC16F54
  - 72 x 8 on PIC16F57
  - 134 x 8 on PIC16F59

Special Microcontroller Features:
- Power-on Reset (POR)
- Device Reset Timer (DRT)
- Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation
- Programmable Code Protection
- Power-Saving Sleep mode
- In-Circuit Serial Programming™ (ICSP™)
- Selectable oscillator options:
  - RC: Low-cost RC oscillator
  - XT: Standard crystal/resonator
  - HS: High-speed crystal/resonator
  - LP: Power-saving, low-frequency crystal
- Packages:
  - 18-pin PDIP and SOIC for PIC16F54
  - 20-pin SSOP for PIC16F54
  - 28-pin PDIP, SOIC and SSOP for PIC16F57
  - 40-pin PDIP for PIC16F59
  - 44-pin TQFP for PIC16F59

Low-Power Features:
- Operating Current:
  - 170 μA @ 2V, 4 MHz, typical
  - 15 μA @ 2V, 32 kHz, typical
- Standby Current:
  - 500 nA @ 2V, typical

Peripheral Features:
- 12/20/32 I/O pins:
  - Individual direction control
  - High current source/sink
- 8-bit real-time clock/counter (TMR0) with 8-bit programmable prescaler

CMOS Technology:
- Wide operating voltage range:
  - Industrial: 2.0V to 5.5V
  - Extended: 2.0V to 5.5V
- Wide temperature range:
  - Industrial: -40°C to 85°C
  - Extended: -40°C to 125°C
- High-endurance Flash:
  - 100K write/erase cycles
  - > 40-year retention

<table>
<thead>
<tr>
<th>Device</th>
<th>Program Memory</th>
<th>Data Memory</th>
<th>I/O</th>
<th>Timers 8-bit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Flash (words)</td>
<td>SRAM (bytes)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PIC16F54</td>
<td>512</td>
<td>25</td>
<td>12</td>
<td>1</td>
</tr>
<tr>
<td>PIC16F57</td>
<td>2048</td>
<td>72</td>
<td>20</td>
<td>1</td>
</tr>
<tr>
<td>PIC16F59</td>
<td>2048</td>
<td>134</td>
<td>32</td>
<td>1</td>
</tr>
</tbody>
</table>
Pin Diagrams

PDIP, SOIC

RA2 RA1 RA0 RC7 RC6 RC5 RC4 RC3 RC2 RC1 RE7 RE6 RE5 RE4
RA3 T0CKI MCLR/VPP Vss RB0 RB1 RB2 RB3
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
RA1 RA0 RB7/ICSPDAT RB6/ICSPCLK VDD
18 19 20 21 22
15 16 17 14 13
VDD

SSOP

RA2 RA1 RA0 RC7 RC6 RC5 RC4 RC3 RC2 RC1 RE7 RE6 RE5 RE4
RA3 T0CKI MCLR/VPP Vss RB0 RB1 RB2 RB3
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
RA1 RA0 RB7/ICSPDAT RB6/ICSPCLK VDD
18 19 20 21 22
15 16 17 14 13
VDD

PDIP, 0.600"

RA2 RA1 RA0 RC7 RC6 RC5 RC4 RC3 RC2 RC1 RE7 RE6 RE5 RE4
RA3 T0CKI MCLR/VPP Vss RB0 RB1 RB2 RB3
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
RA1 RA0 RB7/ICSPDAT RB6/ICSPCLK VDD
18 19 20 21 22
15 16 17 14 13
VDD

TQFP

RA2 RA1 RA0 RC7 RC6 RC5 RC4 RC3 RC2 RC1 RE7 RE6 RE5 RE4
RA3 T0CKI MCLR/VPP Vss RB0 RB1 RB2 RB3
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
RA1 RA0 RB7/ICSPDAT RB6/ICSPCLK VDD
18 19 20 21 22
15 16 17 14 13
VDD

PIC16F5X

© 2007 Microchip Technology Inc.
Table of Contents

1.0 General Description ................................................................. 5
2.0 Architectural Overview ............................................................. 7
3.0 Memory Organization ............................................................... 13
4.0 Oscillator Configurations .......................................................... 21
5.0 Reset ...................................................................................... 23
6.0 I/O Ports ................................................................................ 29
7.0 Timer0 Module and TMR0 Register ............................................. 33
8.0 Special Features of the CPU ....................................................... 37
9.0 Instruction Set Summary ........................................................... 41
10.0 Development Support .............................................................. 53
11.0 Electrical Specifications for PIC16F54/57 ...................................... 57
11.0 Electrical Specifications for PIC16F59 (continued) ....................... 58
12.0 Packaging Information ............................................................ 69
The Microchip Web Site .................................................................. 83
Customer Change Notification Service ........................................... 83
Customer Support ......................................................................... 83
Reader Response .......................................................................... 84
Product Identification System .......................................................... 85

TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com or fax the Reader Response Form in the back of this data sheet to (480) 792-4150. We welcome your feedback.

Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

• Microchip’s Worldwide Web site; http://www.microchip.com
• Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

Customer Notification System

Register on our web site at www.microchip.com to receive the most current information on all of our products.
1.0 GENERAL DESCRIPTION

The PIC16F5X from Microchip Technology is a family of low-cost, high-performance, 8-bit, fully static, Flash-based CMOS microcontrollers. It employs a RISC architecture with only 33 single-word/single-cycle instructions. All instructions are single cycle except for program branches which take two cycles. The PIC16F5X delivers performance an order of magnitude higher than its competitors in the same price category. The 12-bit wide instructions are highly symmetrical resulting in 2:1 code compression over other 8-bit microcontrollers in its class. The easy-to-use and easy-to-remember instruction set reduces development time significantly.

The PIC16F5X products are equipped with special features that reduce system cost and power requirements. The Power-on Reset (POR) and Device Reset Timer (DRT) eliminate the need for external Reset circuitry. There are four oscillator configurations to choose from, including the power-saving LP (Low Power) oscillator and cost saving RC oscillator. Power-saving Sleep mode, Watchdog Timer and code protection features improve system cost, power and reliability.

The PIC16F5X products are supported by a full-featured macro assembler, a software simulator, a low-cost development programmer and a full featured programmer. All the tools are supported on IBM® PC and compatible machines.

TABLE 1-1: PIC16F5X FAMILY OF DEVICES

<table>
<thead>
<tr>
<th>Features</th>
<th>PIC16F54</th>
<th>PIC16F57</th>
<th>PIC16F59</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum Operation Frequency</td>
<td>20 MHz</td>
<td>20 MHz</td>
<td>20 MHz</td>
</tr>
<tr>
<td>Flash Program Memory (x12 words)</td>
<td>512</td>
<td>2K</td>
<td>2K</td>
</tr>
<tr>
<td>RAM Data Memory (bytes)</td>
<td>25</td>
<td>72</td>
<td>134</td>
</tr>
<tr>
<td>Timer Module(s)</td>
<td>TMR0</td>
<td>TMR0</td>
<td>TMR0</td>
</tr>
<tr>
<td>I/O Pins</td>
<td>12</td>
<td>20</td>
<td>32</td>
</tr>
<tr>
<td>Number of Instructions</td>
<td>33</td>
<td>33</td>
<td>33</td>
</tr>
<tr>
<td>Packages</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
<td>28-pin DIP, SOIC; 28-pin SSOP</td>
<td>40-pin DIP, 44-pin TQFP</td>
</tr>
</tbody>
</table>

Note: All PIC® Family devices have Power-on Reset, selectable Watchdog Timer, selectable code-protect and high I/O current capability.

1.1 Applications

The PIC16F5X series fits perfectly in applications ranging from high-speed automotive and appliance motor control to low-power remote transmitters/receivers, pointing devices and telecom processors. The Flash technology makes customizing application programs (transmitter codes, motor speeds, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages, for through hole or surface mounting, make this microcontroller series perfect for applications with space limitations. Low-cost, low-power, high performance, ease of use and I/O flexibility make the PIC16F5X series very versatile, even in areas where no microcontroller use has been considered before (e.g., timer functions, replacement of "glue" logic in larger systems, co-processor applications).
2.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16F5X family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16F5X uses a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architecture where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12-bits wide, making it possible to have all single-word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle except for program branches.

The PIC16F5X can directly or indirectly address its register files and data memory. All Special Function Registers (SFR), including the program counter, are mapped in the data memory. The PIC16F5X has a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any Addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC16F5X simple, yet efficient. In addition, the learning curve is reduced significantly.

The PIC16F5X device contains an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register. Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC) and Zero (Z) bits in the STATUS Register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

A simplified block diagram is shown in Figure 2-1 with the corresponding device pins described in Table 2-1 (for PIC16F54), Table 2-2 (for PIC16F57) and Table 2-3 (for PIC16F59).
FIGURE 2-1: PIC16F5X SERIES BLOCK DIAGRAM

- Flash: 512 x 12 (F54), 2048 x 12 (F57), 2048 x 12 (F59)
- Instruction Register
- Instruction Decoder
- Configuration Word
- Watchdog Timer
- Option Register
- General Purpose Register File (SRAM) 25, 72 or 134 bytes
- ALU
- STATUS
- Data Bus
- TMR0
- WDT/TMR0 Prescaler
- CLKOUT
- Oscillator/Timing & Control
- MCLR
- OSC1
- OSC2
- T0CKI Pin
- WDT Time-out
- Stack 1
- Stack 2
- PC
- Direct Address
- Direct RAM Address
- Literals
- PC
- Direct Address
- ALU
- STATUS
- W
- TRISA PORTA
- “TRIS 5” RA<3:0>
- TRIS8 PORTE
- “TRIS 9” RE<7:4>
- PIC16F59 only
- TRISC PORTC
- “TRIS 7” RC<7:0>
- TRISD PORTD
- “TRIS 8” RD<7:0>
- PIC16F59 only
- TRISB PORTB
- “TRIS 6” RB<7:0>
- From W
- 8
- 8
- From W
- 8
- 8
- From W
- 8
- From W
- 8
- From W
- 8
- From W
- 8
- From W
- 8
<table>
<thead>
<tr>
<th>Name</th>
<th>Function</th>
<th>Input Type</th>
<th>Output Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RA0</td>
<td>RA0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RA1</td>
<td>RA1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RA2</td>
<td>RA2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RA3</td>
<td>RA3</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB0</td>
<td>RB0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB1</td>
<td>RB1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB2</td>
<td>RB2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB3</td>
<td>RB3</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB4</td>
<td>RB4</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB5</td>
<td>RB5</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB6/ICSPCLK</td>
<td>ICSPCLK</td>
<td>ST</td>
<td>—</td>
<td>Serial Programming Clock</td>
</tr>
<tr>
<td>RB7/ICSPDAT</td>
<td>ICSPDAT</td>
<td>ST</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>T0CKI</td>
<td>T0CKI</td>
<td>ST</td>
<td>—</td>
<td>Clock input to Timer0. Must be tied to Vss or Vdd, if not in use, to reduce current consumption.</td>
</tr>
<tr>
<td>MCLR/VPP</td>
<td>MCLR</td>
<td>ST</td>
<td>—</td>
<td>Active-low Reset to device. Voltage on the MCLR/VPP pin must not exceed Vdd to avoid unintended entering of Programming mode.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>VPP</td>
<td>Programming voltage input</td>
</tr>
<tr>
<td>OSC1/CLKIN</td>
<td>OSC1</td>
<td>XTAL</td>
<td>—</td>
<td>Oscillator crystal input</td>
</tr>
<tr>
<td></td>
<td>CLKIN</td>
<td>ST</td>
<td>—</td>
<td>External clock source input</td>
</tr>
<tr>
<td>OSC2/CLKOUT</td>
<td>OSC2</td>
<td>—</td>
<td>XTAL</td>
<td>Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode.</td>
</tr>
<tr>
<td></td>
<td>CLKOUT</td>
<td>—</td>
<td>CMOS</td>
<td>In RC mode, OSC2 pin can output CLKOUT, which has 1/4 the frequency of OSC1.</td>
</tr>
<tr>
<td>VDD</td>
<td>VDD</td>
<td>Power</td>
<td>—</td>
<td>Positive supply for logic and I/O pins</td>
</tr>
<tr>
<td>VSS</td>
<td>VSS</td>
<td>Power</td>
<td>—</td>
<td>Ground reference for logic and I/O pins</td>
</tr>
</tbody>
</table>

**Legend:**

- I = input
- O = output
- I/O = input/output
- CMOS = CMOS output
- ST = Schmitt Trigger input
- TTL = TTL input
- HV = High Voltage
- Not Used
- XTAL = Crystal input/output
### TABLE 2-2: PIC16F57 PINOUT DESCRIPTION

<table>
<thead>
<tr>
<th>Name</th>
<th>Function</th>
<th>Input Type</th>
<th>Output Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RA0</td>
<td>RA0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RA1</td>
<td>RA1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RA2</td>
<td>RA2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RA3</td>
<td>RA3</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB0</td>
<td>RB0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB1</td>
<td>RB1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB2</td>
<td>RB2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB3</td>
<td>RB3</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB4</td>
<td>RB4</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB5</td>
<td>RB5</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB6/ICSPCLK</td>
<td>RB6</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td></td>
<td>ICSPCLK</td>
<td>ST</td>
<td>—</td>
<td>Serial programming clock</td>
</tr>
<tr>
<td>RB7/ICSPDAT</td>
<td>RB7</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td></td>
<td>ICSPDAT</td>
<td>ST</td>
<td>CMOS</td>
<td>Serial programming I/O</td>
</tr>
<tr>
<td>RC0</td>
<td>RC0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC1</td>
<td>RC1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC2</td>
<td>RC2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC3</td>
<td>RC3</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC4</td>
<td>RC4</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC5</td>
<td>RC5</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC6</td>
<td>RC6</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC7</td>
<td>RC7</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>T0CKI</td>
<td>T0CKI</td>
<td>ST</td>
<td>—</td>
<td>Clock input to Timer0. Must be tied to Vss or Vdd, if not in use, to reduce current consumption.</td>
</tr>
<tr>
<td>MCLR/VPP</td>
<td>MCLR</td>
<td>ST</td>
<td>—</td>
<td>Active-low Reset to device. Voltage on the MCLR/VPP pin must not exceed VDD to avoid unintended entering of Programming mode.</td>
</tr>
<tr>
<td></td>
<td>VPP</td>
<td>HV</td>
<td>—</td>
<td>Programming voltage input</td>
</tr>
<tr>
<td>OSC1/CLKIN</td>
<td>OSC1</td>
<td>XTAL</td>
<td>—</td>
<td>Oscillator crystal input</td>
</tr>
<tr>
<td></td>
<td>CLKN</td>
<td>ST</td>
<td>—</td>
<td>External clock source input</td>
</tr>
<tr>
<td>OSC2/CLKOUT</td>
<td>OSC2</td>
<td>—</td>
<td>XTAL</td>
<td>Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode.</td>
</tr>
<tr>
<td></td>
<td>CLKOUT</td>
<td>—</td>
<td>CMOS</td>
<td>In RC mode, OSC2 pin outputs CLKOUT, which has 1/4 the frequency of OSC1.</td>
</tr>
<tr>
<td>VDD</td>
<td>VDD</td>
<td>Power</td>
<td>—</td>
<td>Positive supply for logic and I/O pins</td>
</tr>
<tr>
<td>VSS</td>
<td>VSS</td>
<td>Power</td>
<td>—</td>
<td>Ground reference for logic and I/O pins</td>
</tr>
<tr>
<td>N/C</td>
<td>N/C</td>
<td>—</td>
<td>—</td>
<td>Unused, do not connect</td>
</tr>
</tbody>
</table>

**Legend:**

- **I** = input
- **O** = output
- **I/O** = input/output
- **ST** = Schmitt Trigger input
- **CMOS** = CMOS output
- **TTL** = TTL input
- **VDD** = Power
- **VSS** = Ground reference for logic and I/O pins
- **N/C** = Unused, do not connect
- **XTAL** = Crystal input/output
- **HV** = High Voltage

© 2007 Microchip Technology Inc.
### TABLE 2-3: PIC16F59 PINOUT DESCRIPTION

<table>
<thead>
<tr>
<th>Name</th>
<th>Function</th>
<th>Input Type</th>
<th>Output Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RA0</td>
<td>RA0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RA1</td>
<td>RA1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RA2</td>
<td>RA2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RA3</td>
<td>RA3</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB0</td>
<td>RB0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB1</td>
<td>RB1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB2</td>
<td>RB2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB3</td>
<td>RB3</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB4</td>
<td>RB4</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB5</td>
<td>RB5</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RB6/ICSPCLK</td>
<td>RB6</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>ICSPCLK</td>
<td>ST</td>
<td>—</td>
<td></td>
<td>Serial programming clock</td>
</tr>
<tr>
<td>RB7/ICSPDAT</td>
<td>RB7</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>ICSPDAT</td>
<td>ST</td>
<td>CMOS</td>
<td></td>
<td>Serial programming I/O</td>
</tr>
<tr>
<td>RC0</td>
<td>RC0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC1</td>
<td>RC1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC2</td>
<td>RC2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC3</td>
<td>RC3</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC4</td>
<td>RC4</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC5</td>
<td>RC5</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC6</td>
<td>RC6</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RC7</td>
<td>RC7</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RD0</td>
<td>RD0</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RD1</td>
<td>RD1</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RD2</td>
<td>RD2</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RD3</td>
<td>RD3</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RD4</td>
<td>RD4</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RD5</td>
<td>RD5</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RD6</td>
<td>RD6</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RD7</td>
<td>RD7</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RE4</td>
<td>RE4</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RE5</td>
<td>RE5</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RE6</td>
<td>RE6</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>RE7</td>
<td>RE7</td>
<td>TTL</td>
<td>CMOS</td>
<td>Bidirectional I/O pin</td>
</tr>
<tr>
<td>T0CKI</td>
<td>T0CKI</td>
<td>ST</td>
<td>—</td>
<td>Clock input to Timer0. Must be tied to Vss or Vdd, if not in use, to reduce current consumption.</td>
</tr>
<tr>
<td>MCLR/VPP</td>
<td>MCLR</td>
<td>ST</td>
<td>—</td>
<td>Active-low Reset to device. Voltage on the MCLR/VPP pin must not exceed Vdd to avoid unintended entering of Programming mode.</td>
</tr>
<tr>
<td>VPP</td>
<td>HV</td>
<td>—</td>
<td></td>
<td>Programming voltage input</td>
</tr>
<tr>
<td>OSC1/CLKIN</td>
<td>OSC1</td>
<td>XTAL</td>
<td>—</td>
<td>Oscillator crystal input</td>
</tr>
<tr>
<td>CLKin</td>
<td>ST</td>
<td>—</td>
<td></td>
<td>External clock source input</td>
</tr>
<tr>
<td>OSC2/CLKOUT</td>
<td>OSC2</td>
<td>—</td>
<td>XTAL</td>
<td>Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode.</td>
</tr>
<tr>
<td>CLKOUT</td>
<td>—</td>
<td>CMOS</td>
<td>—</td>
<td>In RC mode, OSC2 pin outputs CLKOUT, which has 1/4 the frequency of OSC1.</td>
</tr>
<tr>
<td>Vdd</td>
<td>VDD</td>
<td>Power</td>
<td>—</td>
<td>Positive supply for logic and I/O pins</td>
</tr>
<tr>
<td>Vss</td>
<td>Vss</td>
<td>Power</td>
<td>—</td>
<td>Ground reference for logic and I/O pins</td>
</tr>
</tbody>
</table>

**Legend:**
- **I** = input
- **O** = output
- **I/O** = input/output
- **CMOS** = CMOS output
- **ST** = Schmitt Trigger input
- **TTL** = TTL input
- **HV** = High Voltage
- **XTAL** = Crystal input/output
2.1 Clocking Scheme/Instruction Cycle

The clock input (OSC1/CLKIN pin) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the Program Counter (PC) is incremented every Q1 and the instruction is fetched from program memory and latched into the instruction register in Q4. It is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in Figure 2-2 and Example 2-1.

2.2 Instruction Flow/Pipelining

An instruction cycle consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the Program Counter to change (e.g., GO TO), then two cycles are required to complete the instruction (Example 2-1).

A fetch cycle begins with the Program Counter (PC) incrementing in Q1.

In the execution cycle, the fetched instruction is latched into the instruction register in cycle Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).

**FIGURE 2-2:** CLOCK/INSTRUCTION CYCLE

<table>
<thead>
<tr>
<th>Q1</th>
<th>Q2</th>
<th>Q3</th>
<th>Q4</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**EXAMPLE 2-1:** INSTRUCTION PIPELINE FLOW

1. MOVW H'55'
   Fetch 1   Execute 1
2. MOVWF PORTB
   Fetch 2   Execute 2
3. CALL SUB_1
   Fetch 3   Execute 3
4. BSF PORTA, BIT3
   Fetch 4   Flush
   Fetch SUB_1   Execute SUB_1

All instructions are single cycle, except for any program branches. These take two cycles since the fetch instruction is “flushed” from the pipeline, while the new instruction is being fetched and then executed.
3.0 MEMORY ORGANIZATION

PIC16F5X memory is organized into program memory and data memory. For the PIC16F57 and PIC16F59, which have more than 512 words of program memory, a paging scheme is used. Program memory pages are accessed using one or two STATUS register bits. For the PIC16F57 and PIC16F59, which have a data memory register file of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Selection Register (FSR).

3.1 Program Memory Organization

The PIC16F54 has a 9-bit Program Counter (PC) capable of addressing a 512 x 12 program memory space (Figure 3-1). The PIC16F57 and PIC16F59 have an 11-bit Program Counter capable of addressing a 2K x 12 program memory space (Figure 3-2). Accessing a location above the physically implemented address will cause a wraparound.

A \texttt{NOP} at the Reset vector location will cause a restart at location 000h. The Reset vector for the PIC16F54 is at 1FFh. The Reset vector for the PIC16F57 and PIC16F59 is at 7FFh. See Section 3.5 “Program Counter” for additional information using \texttt{CALL} and \texttt{GOTO} instructions.

\textbf{FIGURE 3-1: PIC16F54 PROGRAM MEMORY MAP AND STACK}

\textbf{FIGURE 3-2: PIC16F57/PIC16F59 PROGRAM MEMORY MAP AND STACK}
3.2 Data Memory Organization

Data memory is composed of registers or bytes of RAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers (SFR) and General Purpose Registers (GPR).

The Special Function Registers include the TMR0 register, the Program Counter (PC), the STATUS register, the I/O registers (ports) and the File Select Register (FSR). In addition, Special Purpose Registers are used to control the I/O port configuration and prescaler options.

The General Purpose Registers are used for data and control information under command of the instructions.

For the PIC16F54, the register file is composed of 7 Special Function Registers and 25 General Purpose Registers (Figure 3-3).

For the PIC16F57, the register file is composed of 8 Special Function Registers, 8 General Purpose Registers and 64 additional General Purpose Registers that may be addressed using a banking scheme (Figure 3-4).

For the PIC16F59, the register file is composed of 10 Special Function Registers, 6 General Purpose Registers and 128 additional General Purpose Registers that may be addressed using a banking scheme (Figure 3-5).

3.2.1 GENERAL PURPOSE REGISTER FILE

The register file is accessed either directly or indirectly through the File Select Register (FSR). The FSR register is described in Section 3.7 “Indirect Data Addressing; INDF and FSR Registers”.

FIGURE 3-3: PIC16F54 REGISTER FILE MAP

<table>
<thead>
<tr>
<th>File Address</th>
<th>00h</th>
<th>01h</th>
<th>02h</th>
<th>03h</th>
<th>04h</th>
<th>05h</th>
<th>06h</th>
<th>07h</th>
<th>1Fh</th>
</tr>
</thead>
<tbody>
<tr>
<td>INDF&lt;1&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TMR0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PCL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STATUS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PORTA</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PORTB</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>General Purpose Registers</td>
<td>08h</td>
<td>09h</td>
<td>0Ah</td>
<td>0Bh</td>
<td>0Ch</td>
<td>0Dh</td>
<td>0 Eh</td>
<td>0Fh</td>
<td>10h</td>
</tr>
</tbody>
</table>

Note 1: Not a physical register. See Section 3.7 “Indirect Data Addressing; INDF and FSR Registers”.

FIGURE 3-4: PIC16F57 REGISTER FILE MAP

<table>
<thead>
<tr>
<th>File Address</th>
<th>00h</th>
<th>01h</th>
<th>02h</th>
<th>03h</th>
<th>04h</th>
<th>05h</th>
<th>06h</th>
<th>07h</th>
<th>08h</th>
<th>09h</th>
<th>0Ah</th>
<th>0Bh</th>
<th>0Ch</th>
<th>0Dh</th>
<th>0 Eh</th>
<th>0Fh</th>
<th>10h</th>
<th>11h</th>
</tr>
</thead>
<tbody>
<tr>
<td>INDF&lt;1&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TMR0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PCL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STATUS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PORTA</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PORTB</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PORTC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>General Purpose Registers</td>
<td>20h</td>
<td>21h</td>
<td>22h</td>
<td>23h</td>
<td>24h</td>
<td>25h</td>
<td>26h</td>
<td>27h</td>
<td>28h</td>
<td>29h</td>
<td>2Ah</td>
<td>2Bh</td>
<td>2Ch</td>
<td>2Dh</td>
<td>2 Eh</td>
<td>2Fh</td>
<td>30h</td>
<td>31h</td>
</tr>
</tbody>
</table>

Addresses map back to addresses in Bank 0.

Note 1: Not a physical register. See Section 3.7 “Indirect Data Addressing; INDF and FSR Registers”.
Note 1: Not a physical register.
3.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers (SFR) are registers used by the CPU and peripheral functions to control the operation of the device (Table 3-1).

The Special Function Registers can be classified into two sets. The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature.

### TABLE 3-1: SPECIAL FUNCTION REGISTER SUMMARY

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-on Reset</th>
<th>Details on Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>N/A</td>
<td>TRIS</td>
<td>I/O Control Registers (TRISA, TRISB, TRISC, TRISD, TRISE)</td>
<td>1111 1111</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>29</td>
<td></td>
</tr>
<tr>
<td>N/A</td>
<td>OPTION</td>
<td>Contains control bits to configure Timer0 and Timer0/WDT prescaler</td>
<td>--11 1111</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>18</td>
<td></td>
</tr>
<tr>
<td>00h</td>
<td>INDF</td>
<td>Uses contents of FSR to address data memory (not a physical register)</td>
<td>xxxxx xxxxx</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>20</td>
<td></td>
</tr>
<tr>
<td>01h</td>
<td>TMR0</td>
<td>Timer0 Module Register</td>
<td>xxxxx xxxxx</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>34</td>
<td></td>
</tr>
<tr>
<td>02h</td>
<td>PCL(1)</td>
<td>Low order 8 bits of PC</td>
<td>1111 1111</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>19</td>
<td></td>
</tr>
<tr>
<td>03h</td>
<td>STATUS</td>
<td>PA2</td>
<td>PA1</td>
<td>PA0</td>
<td>TO</td>
<td>PD</td>
<td>Z</td>
<td>DC</td>
<td>C</td>
<td>0001 1xxx</td>
<td>17</td>
</tr>
<tr>
<td>04h</td>
<td>FSR(3)</td>
<td>Indirect data memory Address Pointer</td>
<td>111x xxxxx</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>20</td>
<td></td>
</tr>
<tr>
<td>04h</td>
<td>FSR(4)</td>
<td>Indirect data memory Address Pointer</td>
<td>lxxx xxxxx</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>20</td>
<td></td>
</tr>
<tr>
<td>04h</td>
<td>FSR(5)</td>
<td>Indirect data memory Address Pointer</td>
<td>xxxxx xxxxx</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>20</td>
<td></td>
</tr>
<tr>
<td>05h</td>
<td>PORTA(6)</td>
<td>RA3</td>
<td>RA2</td>
<td>RA1</td>
<td>RA0</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>------ xxxx</td>
<td>29</td>
</tr>
<tr>
<td>06h</td>
<td>PORTB</td>
<td>RB7</td>
<td>RB6</td>
<td>RB5</td>
<td>RB4</td>
<td>RB3</td>
<td>RB2</td>
<td>RB1</td>
<td>RB0</td>
<td>xxxxx xxxxx</td>
<td>29</td>
</tr>
<tr>
<td>07h</td>
<td>PORTC(2)</td>
<td>RC7</td>
<td>RC6</td>
<td>RC5</td>
<td>RC4</td>
<td>RC3</td>
<td>RC2</td>
<td>RC1</td>
<td>RC0</td>
<td>xxxxx xxxxx</td>
<td>29</td>
</tr>
<tr>
<td>08h</td>
<td>PORTD(7)</td>
<td>RD7</td>
<td>RD6</td>
<td>RD5</td>
<td>RD4</td>
<td>RD3</td>
<td>RD2</td>
<td>RD1</td>
<td>RD0</td>
<td>xxxxx xxxxx</td>
<td>29</td>
</tr>
<tr>
<td>09h</td>
<td>PORTE(6), (7)</td>
<td>RE7</td>
<td>RE6</td>
<td>RE5</td>
<td>RE4</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>xxxxx ----</td>
<td>29</td>
</tr>
</tbody>
</table>

**Legend:**
- Shaded cells = unimplemented or unused, – = unimplemented, read as ‘0’ (if applicable), x = unknown, u = unchanged

**Note 1:**
- The upper byte of the Program Counter is not directly accessible. See Section 3.5 “Program Counter” for an explanation of how to access these bits.

2: File address 07h is a General Purpose Register on the PIC16F54.
3: PIC16F54 only.
4: PIC16F57 only.
5: PIC16F59 only.
6: Unimplemented bits are read as ‘0’s.
7: File address 08h and 09h are General Purpose Registers on the PIC16F54 and PIC16F57.
3.3 STATUS Register

This register contains the arithmetic status of the ALU, the Reset status and the page preselect bits for program memories larger than 512 words.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

Therefore, it is recommended that only BCF, BSF, MOVWF and SWAPF instructions be used to alter the STATUS register because these instructions do not affect the Z, DC or C bits from the STATUS register. For other instructions which do affect Status bits, see Section 9.0 "Instruction Set Summary".

REGISTER 3-1: STATUS REGISTER (ADDRESS: 03h)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>PA2: Reserved, do not use</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Use of the PA2 bit as a general purpose read/write bit is not recommended, since this may affect upward compatibility with future products.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6-5</td>
<td>PA&lt;1:0&gt;: Program Page Preselect bits (PIC16F57/PIC16F59)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Page 0 (000h-1FFh)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Page 1 (200h-3FFh)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Page 2 (400h-5FFh)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Page 3 (600h-7FFh)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>TO: Time-Out bit</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1 = After power-up, CLRWDT instruction or SLEEP instruction</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0 = A WDT time-out occurred</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>PD: Power-Down bit</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1 = After power-up or by the CLRWDT instruction</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0 = By execution of the SLEEP instruction</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Z: Zero bit</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1 = The result of an arithmetic or logic operation is zero</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0 = The result of an arithmetic or logic operation is not zero</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>DC: Digit Carry/Borrow bit (for ADDWF and SUBWF instructions)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>ADDWF</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1 = A carry to the 4th low order bit of the result occurred</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0 = A carry from the 4th low order bit of the result did not occur</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>SUBWF</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1 = A borrow to the 4th low order bit of the result did not occur</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0 = A borrow from the 4th low order bit of the result occurred</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>C: Carry/Borrow bit (for ADDWF, SUBWF and RRF, RLF instructions)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>ADDWF</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1 = A carry occurred</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0 = A carry did not occur</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>SUBWF</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1 = A borrow did not occur</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0 = A borrow occurred</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Legend:

- x = Bit is unknown
- n = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- U = Unimplemented bit, read as ‘0’
- W = Writable bit
- R = Readable bit
- n = Value at POR
3.4 Option Register

The Option register is a 6-bit wide, write-only register which contains various control bits to configure the Timer0/WDT prescaler and Timer0.

By executing the OPTION instruction, the contents of the W register will be transferred to the Option register. A Reset sets the Option<5:0> bits.

REGISTER 3-2: OPTION REGISTER

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 6</th>
<th>bit 5</th>
<th>bit 4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>—</td>
<td>—</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
</tr>
</tbody>
</table>

bit 7-6 Unimplemented: Read as ‘0’

bit 5 T0CS: Timer0 Clock Source Select bit
1 = Transition on T0CKI pin
0 = Internal instruction cycle clock (CLKOUT)

bit 4 T0SE: Timer0 Source Edge Select bit
1 = Increment on high-to-low transition on T0CKI pin
0 = Increment on low-to-high transition on T0CKI pin

bit 3 PSA: Prescaler Assignment bit
1 = Prescaler assigned to the WDT
0 = Prescaler assigned to Timer0

bit 2-0 PS<2:0>: Prescaler rate select bits

<table>
<thead>
<tr>
<th>Bit Value</th>
<th>Timer0 Rate</th>
<th>WDT Rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>1 : 2</td>
<td>1 : 1</td>
</tr>
<tr>
<td>001</td>
<td>1 : 4</td>
<td>1 : 2</td>
</tr>
<tr>
<td>010</td>
<td>1 : 8</td>
<td>1 : 4</td>
</tr>
<tr>
<td>011</td>
<td>1 : 16</td>
<td>1 : 8</td>
</tr>
<tr>
<td>100</td>
<td>1 : 32</td>
<td>1 : 16</td>
</tr>
<tr>
<td>101</td>
<td>1 : 64</td>
<td>1 : 32</td>
</tr>
<tr>
<td>110</td>
<td>1 : 128</td>
<td>1 : 64</td>
</tr>
<tr>
<td>111</td>
<td>1 : 256</td>
<td>1 : 128</td>
</tr>
</tbody>
</table>

Legend:
R = Readable bit      W = Writable bit      U = Unimplemented bit, read as ‘0’
- n = Value at POR     ‘1’ = Bit is set        ‘0’ = Bit is cleared     x = Bit is unknown
3.5 Program Counter

As a program instruction is executed, the Program Counter (PC) will contain the address of the next program instruction to be executed. The PC value is increased by one, every instruction cycle, unless an instruction changes the PC.

For a GOTO instruction, bits 8:0 of the PC are provided by the GOTO instruction word. The PC Latch (PCL) is mapped to PC<7:0> (Figure 3-6 and Figure 3-7).

For the PIC16F57 and PIC16F59, a page number must be supplied as well. Bit 5 and bit 6 of the STATUS register provide page information to bit 9 and bit 10 of the PC (Figure 3-6 and Figure 3-7).

For a CALL instruction, or any instruction where the PCL is the destination, bits 7:0 of the PC again are provided by the instruction word. However, PC<8> does not come from the instruction word, but is always cleared (Figure 3-6 and Figure 3-7).

Instructions where the PCL is the destination or modify PCL instructions, include MOVWF PCL, ADDWF PCL, and BSF PCL, 5.

For the PIC16F57 and PIC16F59, a page number again must be supplied. Bit 5 and bit 6 of the STATUS register provide page information to bit 9 and bit 10 of the PC (Figure 3-6 and Figure 3-7).

Note: Because PC<8> is cleared in the CALL instruction or any modified PCL instruction, all subroutine calls or computed jumps are limited to the first 256 locations of any program memory page (512 words long).

3.5.1 PAGING CONSIDERATIONS

PIC16F57 AND PIC16F59

If the PC is pointing to the last address of a selected memory page, when it increments, it will cause the program to continue in the next higher page. However, the page preselect bits in the STATUS register will not be updated. Therefore, the next GOTO, CALL or MODIFY PCL instruction will send the program to the page specified by the page preselect bits (PA0 or PA<1:0>).

For example, a NOP at location 1FFh (page 0) increments the PC to 200h (page 1). A GOTO xxx at 200h will return the program to address xxh on page 0 (assuming that PA<1:0> are clear).

To prevent this, the page preselect bits must be updated under program control.

3.5.2 EFFECTS OF RESET

The PC is set upon a Reset, which means that the PC addresses the last location in the last page (i.e., the Reset vector).

The STATUS register page preselect bits are cleared upon a Reset, which means that page 0 is preselected. Therefore, upon a Reset, a GOTO instruction at the Reset vector location will automatically cause the program to jump to page 0.
3.6 Stack

The PIC16F54 device has a 9-bit wide, two-level hardware PUSH/POP stack. The PIC16F57 and PIC16F59 devices have an 11-bit wide, two-level hardware PUSH/POP stack.

A CALL instruction will PUSH the current value of stack 1 into stack 2 and then PUSH the current program counter value, incremented by one, into stack level 1. If more than two sequential CALL's are executed, only the most recent two return addresses are stored.

A RETLW instruction will POP the contents of stack level 1 into the program counter and then copy stack level 2 contents into level 1. If more than two sequential RETLW's are executed, the stack will be filled with the address previously stored in level 2.

Note: The W register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory.

For the RETLW instruction, the PC is loaded with the Top-of-Stack (TOS) contents. All of the devices covered in this data sheet have a two-level stack. The stack has the same bit width as the device PC, therefore, paging is not an issue when returning from a subroutine.

3.7 Indirect Data Addressing; INDF and FSR Registers

The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR Register (FSR is a pointer). This is indirect addressing.

EXAMPLE 3-1: INDIRECT ADDRESSING

- Register file 08 contains the value 10h
- Register file 09 contains the value 0Ah
- Load the value 08 into the FSR register
- A read of the INDF register will return the value of 10h
- Increment the value of the FSR register by one (FSR = 09h)
- A read of the INDF register now will return the value of 0Ah.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no-operation (although Status bits may be affected).

A simple program to clear RAM locations 10h-1Fh using indirect addressing is shown in Example 3-2.

EXAMPLE 3-2: HOW TO CLEAR RAM USING INDIRECT ADDRESSING

```
MOVLW H'10' ; initialize pointer
MOVWF FSR ; to RAM
NEXT   CLRF INDF ; clear INDF Register
        INCF FSR,F ; inc pointer
        BTFSC FSR,4 ; all done?
        GOTO NEXT ; NO, clear next
CONTINUE : ; YES, continue
```

The FSR is either a 5-bit (PIC16F54), 7-bit (PIC16F57) or 8-bit (PIC16F59) wide register. It is used in conjunction with the INDF register to indirectly address the data memory area.

The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh.

PIC16F54: This does not use banking. FSR<7:5> bits are unimplemented and read as ‘1’s.

PIC16F57: FSR<7> bit is unimplemented and read as ‘1’. FSR<6:5> are the bank select bits and are used to select the bank to be addressed (00 = Bank 0, 01 = Bank 1, 10 = Bank 2, 11 = Bank 3).

PIC16F59: FSR<7:5> are the bank select bits and are used to select the bank to be addressed (000 = Bank 0, 001 = Bank 1, 010 = Bank 2, 011 = Bank 3, 100 = Bank 4, 101 = Bank 5, 110 = Bank 6, 111 = Bank 7).

Note: A CLRF FSR instruction may not result in an FSR value of 00h if there are unimplemented bits present in the FSR.
4.0 OSCILLATOR CONFIGURATIONS

4.1 Oscillator Types

The PIC16F5X devices can be operated in four different oscillator modes. The user can program two Configuration bits (FOSC1:FOSC0) to select one of these four modes:
- **LP**: Low-power Crystal
- **XT**: Crystal/Resonator
- **HS**: High-speed Crystal/Resonator
- **RC**: Resistor/Capacitor

4.2 Crystal Oscillator/Ceramic Resonators

In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 4-1). The PIC16F5X oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency outside of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source drive the OSC1/CLKIN pin (Figure 4-2).

**TABLE 4-1: CAPACITOR SELECTION FOR CERAMIC RESONATORS**

<table>
<thead>
<tr>
<th>Osc Type</th>
<th>Resonator Freq.</th>
<th>Cap. Range C1</th>
<th>Cap. Range C2</th>
</tr>
</thead>
<tbody>
<tr>
<td>XT</td>
<td>455 kHz</td>
<td>68-100 pF</td>
<td>68-100 pF</td>
</tr>
<tr>
<td></td>
<td>2.0 MHz</td>
<td>15-33 pF</td>
<td>15-33 pF</td>
</tr>
<tr>
<td></td>
<td>4.0 MHz</td>
<td>10-22 pF</td>
<td>10-22 pF</td>
</tr>
<tr>
<td>HS</td>
<td>8.0 MHz</td>
<td>10-22 pF</td>
<td>10-22 pF</td>
</tr>
<tr>
<td></td>
<td>16.0 MHz</td>
<td>10 pF</td>
<td>10 pF</td>
</tr>
</tbody>
</table>

These values are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components.

**TABLE 4-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR**

<table>
<thead>
<tr>
<th>Osc Type</th>
<th>Crystal Freq.</th>
<th>Cap. Range C1</th>
<th>Cap. Range C2</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP</td>
<td>32 kHz(1)</td>
<td>15 pF</td>
<td>15 pF</td>
</tr>
<tr>
<td>XT</td>
<td>100 kHz</td>
<td>15-30 pF</td>
<td>200-300 pF</td>
</tr>
<tr>
<td></td>
<td>200 kHz</td>
<td>15-30 pF</td>
<td>100-200 pF</td>
</tr>
<tr>
<td></td>
<td>455 kHz</td>
<td>15-30 pF</td>
<td>15-100 pF</td>
</tr>
<tr>
<td></td>
<td>1 MHz</td>
<td>15-30 pF</td>
<td>15-30 pF</td>
</tr>
<tr>
<td></td>
<td>2 MHz</td>
<td>15 pF</td>
<td>15 pF</td>
</tr>
<tr>
<td></td>
<td>4 MHz</td>
<td>15 pF</td>
<td>15 pF</td>
</tr>
<tr>
<td>HS</td>
<td>4 MHz</td>
<td>15 pF</td>
<td>15 pF</td>
</tr>
<tr>
<td></td>
<td>8 MHz</td>
<td>15 pF</td>
<td>15 pF</td>
</tr>
<tr>
<td></td>
<td>20 MHz</td>
<td>15 pF</td>
<td>15 pF</td>
</tr>
</tbody>
</table>

**Note 1:** For VDD > 4.5V, C1 = C2 = 30 pF is recommended.

These values are for design guidance only. Rs may be required in HS mode, as well as XT mode, to avoid overdriving crystals with low drive level specifications. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.

**Note 1:** This device has been designed to perform to the parameters of its data sheet. It has been tested to an electrical specification designed to determine its conformance with these parameters. Due to process differences in the manufacture of this device, this device may have different performance characteristics than its earlier version. These differences may cause this device to perform differently in your application than the earlier version of this device.

**Note 2:** The user should verify that the device oscillator starts and performs as expected. Adjusting the loading capacitor values and/or the oscillator mode may be required.
4.3 External Crystal Oscillator Circuit

Either a pre-packaged oscillator or a simple oscillator circuit with TTL gates can be used as an external crystal oscillator circuit. Pre-packaged oscillators provide a wide operating range and better stability. A well designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used: one with parallel resonance or one with series resonance.

Figure 4-3 shows an implementation example of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180° phase shift that a parallel oscillator requires. The 4.7 kΩ resistor provides the negative feedback for stability. The 10 kΩ potentiometers bias the 74AS04 in the linear region. This circuit could be used for external oscillator designs.

![Figure 4-3: External Parallel Resonant Crystal Oscillator Circuit (Using XT, HS or LP Oscillator Mode)](image1)

Figure 4-4 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverters perform a 360° phase shift in a series resonant oscillator circuit. The 330 kΩ resistors provide the negative feedback to bias the inverters in their linear region.

![Figure 4-4: External Series Resonant Crystal Oscillator Circuit (Using XT, HS or LP Oscillator Mode)](image2)

4.4 RC Oscillator

For applications where precise timing is not a requirement, the RC oscillator option is available. The operation and functionality of the RC oscillator is dependent upon a number of variables. The RC oscillator frequency is a function of:

- Supply voltage
- Resistor (R<sub>EXT</sub>) and capacitor (C<sub>EXT</sub>) values
- Operating temperature.

The oscillator frequency will vary from unit to unit due to normal process parameter variation. The difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low C<sub>EXT</sub> values. The user also needs to account for the tolerance of the external R and C components. Figure 4-5 shows how the R/C combination is connected.

The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin and can be used for test purposes or to synchronize other logic.

![Figure 4-5: RC Oscillator Mode](image3)
5.0 RESET

The PIC16F5X devices may be reset in one of the following ways:

- Power-on Reset (POR)
- MCLR Reset (normal operation)
- MCLR Wake-up Reset (from Sleep)
- WDT Reset (normal operation)
- WDT Wake-up Reset (from Sleep)

Table 5-1 shows these Reset conditions for the PCL and STATUS registers.

Some registers are not affected in any Reset condition. Their status is unknown on POR and unchanged in any other Reset. Most other registers are reset to a “Reset state” on Power-on Reset (POR), MCLR or WDT Reset. A MCLR or WDT wake-up from Sleep also results in a device Reset and not a continuation of operation before Sleep.

<table>
<thead>
<tr>
<th>Condition</th>
<th>TO</th>
<th>PD</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power-on Reset</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>MCLR Reset (normal operation)</td>
<td>u</td>
<td>u</td>
</tr>
<tr>
<td>MCLR Wake-up (from Sleep)</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>WDT Reset (normal operation)</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>WDT Wake-up (from Sleep)</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Legend:  
- u = unchanged,
- x = unknown,
- q = see Table 5-1 for possible values.

5.0.0 Table 5-2: Summary of Registers Associated with Reset

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on POR</th>
<th>Value on MCLR and WDT Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>03h</td>
<td>STATUS</td>
<td>PA2</td>
<td>PA1</td>
<td>PA0</td>
<td>TO</td>
<td>PD</td>
<td>Z</td>
<td>DC</td>
<td>C</td>
<td>0001 lxxx</td>
<td>000q quuu</td>
</tr>
</tbody>
</table>

Legend:  
- u = unchanged,
- x = unknown,
- q = see Table 5-1 for possible values.

The TO and PD bits (STATUS <4:3>) are set or cleared depending on the different Reset conditions (Table 5-1). These bits may be used to determine the nature of the Reset.

Table 5-3 lists a full description of Reset states of all registers. Figure 5-1 shows a simplified block diagram of the on-chip Reset circuit.
TABLE 5-3: RESET CONDITIONS FOR ALL REGISTERS

<table>
<thead>
<tr>
<th>Register</th>
<th>Address</th>
<th>Power-on Reset</th>
<th>MCLR or WDT Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>W</td>
<td>N/A</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>TRIS</td>
<td>N/A</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>OPTION</td>
<td>N/A</td>
<td>--11 1111</td>
<td>--11 1111</td>
</tr>
<tr>
<td>INDF</td>
<td>00h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>TMR0</td>
<td>01h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>PCL</td>
<td>02h</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>STATUS</td>
<td>03h</td>
<td>0001 1xxx</td>
<td>000q quuu</td>
</tr>
<tr>
<td>FSR(1)</td>
<td>04h</td>
<td>111x xxxx</td>
<td>111u uuuu</td>
</tr>
<tr>
<td>FSR(2)</td>
<td>04h</td>
<td>1xxx xxxx</td>
<td>1uuu uuuu</td>
</tr>
<tr>
<td>FSR(3)</td>
<td>04h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>PORTA</td>
<td>05h</td>
<td>---- xxxx</td>
<td>---- uuuu</td>
</tr>
<tr>
<td>PORTB</td>
<td>06h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>PORTC(4)</td>
<td>07h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>PORTD(5)</td>
<td>08h</td>
<td>xxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>PORTE(5)</td>
<td>09h</td>
<td>xxxx ----</td>
<td>uuuu ----</td>
</tr>
</tbody>
</table>

Legend: \(u\) = unchanged, \(x\) = unknown, \(-\) = unimplemented, read as '0', \(q\) = see tables in Table 5-1 for possible values.

Note 1: PIC16F54 only.
2: PIC16F57 only.
3: PIC16F59 only.
4: General purpose register file on PIC16F54.
5: General purpose register file on PIC16F54 and PIC16F57.

FIGURE 5-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT

![Simplified Block Diagram of On-Chip Reset Circuit]
5.1 Power-on Reset (POR)

The PIC16F5X family of devices incorporate on-chip Power-on Reset (POR) circuitry which provides an internal chip Reset for most power-up situations. To use this feature, the user merely ties the MCLR/VPP pin to VDD. A simplified block diagram of the on-chip Power-on Reset circuit is shown in Figure 5-1.

The Power-on Reset circuit and the Device Reset Timer (Section 5.2) circuit are closely related. On power-up, the Reset latch is set and the DRT is reset. The DRT timer begins counting once it detects MCLR to be high. After the time-out period, which is typically 18 ms, it will reset the Reset latch and thus end the on-chip Reset signal.

A power-up example where MCLR is not tied to VDD is shown in Figure 5-3. VDD is allowed to rise and stabilize before bringing MCLR high. The chip will actually come out of Reset TDRT msec after MCLR goes high.

In Figure 5-4, the on-chip Power-on Reset feature is being used (MCLR and VDD are tied together). The VDD is stable before the start-up timer times out and there is no problem in getting a proper Reset. However, Figure 5-5 depicts a problem situation where VDD rises too slowly. The time between when the DRT senses a high on the MCLR/VPP pin and the MCLR/VPP pin (and VDD) actually reach their full value is too long. In this situation, when the start-up timer times out, VDD has not reached the VDD (min) value and the chip is, therefore, not ensured to function correctly. For such situations, we recommend that external RC circuits be used to achieve longer POR delay times (Figure 5-2).

**Note 1:** When the device starts normal operation (exits the Reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met.

2: The POR is disabled when the device is in Sleep.

For more information on the PIC16F5X POR, see Application Note AN522, “Power-Up Considerations” at www.microchip.com.
FIGURE 5-3: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD)

FIGURE 5-4: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): FAST VDD RISE TIME

FIGURE 5-5: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME

Note: When VDD rises slowly, the TDR T time-out expires long before VDD has reached its final value. In this example, the chip will reset properly if, and only if, V1 ≥ VDD min.
5.2 Device Reset Timer (DRT)

The Device Reset Timer (DRT) provides an 18 ms nominal time-out on Reset regardless of the oscillator mode used. The DRT operates on an internal RC oscillator. The processor is kept in Reset as long as the DRT is active. The DRT delay allows VDD to rise above VDD min. and for the chosen oscillator to stabilize.

Oscillator circuits, based on crystals or ceramic resonators, require a certain time after power-up to establish a stable oscillation. The on-chip DRT keeps the device in a Reset condition for approximately 18 ms after the voltage on the MCLR/VPP pin has reached a logic high (VIH) level. Thus, external RC networks connected to the MCLR input are not required in most cases, allowing for savings in cost-sensitive and/or space restricted applications.

The device Reset time delay will vary from chip-to-chip due to VDD, temperature and process variation. See AC parameters for details.

The DRT will also be triggered upon a Watchdog Timer time-out. This is particularly important for applications using the WDT to wake the PIC16F5X from Sleep mode automatically.

5.3 Reset on Brown-Out

A Brown-out is a condition where device power (VDD) dips below its minimum value, but not to zero, and then recovers. The device should be reset in the event of a Brown-out.

To reset PIC16F5X devices when a Brown-out occurs, external Brown-out protection circuits may be built, as shown in Figure 5-6, Figure 5-7 and Figure 5-8.

FIGURE 5-6: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1

![Image of Circuit Diagram]

This circuit will activate Reset when VDD goes below Vz + 0.7V (where Vz = Zener voltage).

FIGURE 5-7: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2

![Image of Circuit Diagram]

This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when VDD is below a certain level such that:

\[
VDD \times \frac{R1}{R1 + R2} = 0.7V
\]

FIGURE 5-8: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 3

![Image of Circuit Diagram]

This brown-out protection circuit employs Microchip Technology’s MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both “active-high and active-low” Reset pins. There are 7 different trip point selections to accommodate 5V and 3V systems.
6.0 I/O PORTS

As with any other register, the I/O registers can be written and read under program control. However, read instructions (e.g., MOVF PORTB, W) always read the I/O pins independent of the pin’s Input/Output modes. On Reset, all I/O ports are defined as input (inputs are at high-impedance), since the I/O control registers (TRISA, TRISB, TRISC, TRISD and TRISE) are all set.

6.1 PORTA

PORTA is a 4-bit I/O register. Only the low order 4 bits are used (PORTA<3:0>). The high order 4 bits (PORTA<7:4>) are unimplemented and read as ‘0’s.

6.2 PORTB

PORTB is an 8-bit I/O register (PORTB<7:0>).

6.3 PORTC

PORTC is an 8-bit I/O register (PORTC<7:0>) for the PIC16F57 and PIC16F59.

PORTC is a General Purpose Register for the PIC16F54.

6.4 PORTD

PORTD is an 8-bit I/O register (PORTD<7:0>) for the PIC16F59.

PORTD is a General Purpose Register for the PIC16F54 and PIC16F57.

6.5 PORTE

PORTE is a 4-bit I/O register for the PIC16F59. Only the high order 4 bits are used (PORTE<7:4>). The low order 4 bits (PORTE<3:0>) are unimplemented and read as ‘0’s.

PORTE is a General Purpose Register for the PIC16F54 and PIC16F57.

6.6 TRIS Registers

The output driver control registers are loaded with the contents of the W register by executing the TRIS f instruction. A ‘1’ from a TRIS register bit puts the corresponding output driver in a High-Impedance (Input) mode. A ‘0’ puts the contents of the output data latch on the selected pins, enabling the output buffer.

Note: A read of the ports reads the pins, not the output data latches. That is, if an output driver on a pin is enabled and driven high, but the external system is holding it low, a read of the port will indicate that the pin is low.

The TRIS registers are “write-only” and are set (output drivers disabled) upon Reset.

6.7 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 6-1. All ports may be used for both input and output operation. For input operations, these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit (in TRISA, TRISB, TRISC, TRISD and TRISE) must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin can be programmed individually as input or output.

FIGURE 6-1: EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN
**TABLE 6-1: SUMMARY OF PORT REGISTERS**

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-on Reset</th>
<th>Value on MCLR and WDT Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>05h</td>
<td>PORTA</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>RA3</td>
<td>RA2</td>
<td>RA1</td>
<td>RA0</td>
<td>---- xxxx</td>
<td>----- uuuu</td>
</tr>
<tr>
<td>06h</td>
<td>PORTB</td>
<td>RB7</td>
<td>RB6</td>
<td>RB5</td>
<td>RB4</td>
<td>RB3</td>
<td>RB2</td>
<td>RB1</td>
<td>RB0</td>
<td>xxxxx xxxx</td>
<td>xxxxx uuuu</td>
</tr>
<tr>
<td>07h</td>
<td>PORTC(1)</td>
<td>RC7</td>
<td>RC6</td>
<td>RC5</td>
<td>RC4</td>
<td>RC3</td>
<td>RC2</td>
<td>RC1</td>
<td>RC0</td>
<td>xxxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>08h</td>
<td>PORTD(2)</td>
<td>RD7</td>
<td>RD6</td>
<td>RD5</td>
<td>RD4</td>
<td>RD3</td>
<td>RD2</td>
<td>RD1</td>
<td>RD0</td>
<td>xxxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>09h</td>
<td>PORTE(2)</td>
<td>RE7</td>
<td>RE6</td>
<td>RE5</td>
<td>RE4</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>xxxxx xxxx</td>
<td>uuuu uuuu</td>
</tr>
</tbody>
</table>

**Legend:** Shaded cells = unimplemented, read as ‘0’; – = unimplemented, read as ‘0’; x = unknown, u = unchanged

**Note 1:** File address 07h is a General Purpose Register on the PIC16F54.

**Note 2:** File address 08h and 09h are General Purpose Registers on the PIC16F54 and PIC16F57.
6.8 I/O Programming Considerations

6.8.1 BIDIRECTIONAL I/O PORTS

Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit 5 of PORTB will cause all eight bits of PORTB to be read into the CPU, bit 5 to be set and the PORTB value to be written to the output latches. If another bit of PORTB is used as a bidirectional I/O pin (say bit '0'), and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit '0' is switched into Output mode later on, the content of the data latch may now be unknown.

Example 6-1 shows the effect of two sequential read-modify-write instructions (e.g., BCF, BSF, etc.) on an I/O port.

A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

Example 6-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

```assembly
;Initial PORT Settings
;PORTB<7:4> Inputs
;PORTB<3:0> Outputs
;PORTB<7:6> have external pull-ups and are not connected to other circuitry

BCF PORTB, 7 ;01pp pppp 11pp pppp
BCF PORTB, 6 ;10pp pppp 11pp pppp
MOVLW H'3F';
TRIS PORTB ;10pp pppp 10pp pppp

;Note that the user may have expected the pin values to be 00pp pppp. The 2nd BCF caused RB7 to be latched as the pin value (High).
```

6.8.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (see Figure 6-2). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction, which causes that file to be read into the CPU, is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.

**FIGURE 6-2: SUCCESSIVE I/O OPERATION**

This example shows a write to PORTB followed by a read from PORTB.
7.0 TIMER0 MODULE AND TMR0 REGISTER

The Timer0 module has the following features:

- 8-bit Timer/Counter register, TMR0
  - Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select
  - Edge select for external clock

Figure 7-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing the T0CS bit (OPTION<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two cycles (Figure 7-2 and Figure 7-3). The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting the T0CS bit (OPTION<5>). In this mode, Timer0 will increment either on every rising or falling edge of pin T0CKI. The incrementing edge is determined by the source edge select bit T0SE (OPTION<4>). Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 7.1 “Using Timer0 with an External Clock”.

The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4,..., 1:256 are selectable. Section 7.2 “Prescaler” details the operation of the prescaler.

A summary of registers associated with the Timer0 module is found in Table 7-1.
FIGURE 7-3: TIMER0 TIMING: INTERNAL CLOCK/PRESCALER 1:2

TABLE 7-1: REGISTERS ASSOCIATED WITH TIMER0

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-on Reset</th>
<th>Value on MCLR and WDT Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>01h</td>
<td>TMR0</td>
<td>—</td>
<td>—</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
<td>—</td>
<td>-11 1111</td>
</tr>
<tr>
<td>N/A</td>
<td>OPTION</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>-11 1111</td>
</tr>
</tbody>
</table>

Legend: Shaded cells not used by Timer0, = unimplemented, x = unknown, u = unchanged.
7.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (TOsc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

7.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock is the Timer0 input. The synchronization of TOCKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-4). Therefore, it is necessary for TOCKI to be high for at least 2TOsc (and a small RC delay of 20 ns) and low for at least 2TOsc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device.

When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4TOsc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

7.1.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 7-4 shows the delay from the external clock edge to the timer incrementing.

FIGURE 7-4: TIMER0 TIMING WITH EXTERNAL CLOCK

<table>
<thead>
<tr>
<th>Q1</th>
<th>Q2</th>
<th>Q3</th>
<th>Q4</th>
<th>Q1</th>
<th>Q2</th>
<th>Q3</th>
<th>Q4</th>
<th>Q1</th>
<th>Q2</th>
<th>Q3</th>
<th>Q4</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note 1: External clock if no prescaler selected; prescaler output otherwise.

2: The arrows indicate the points in time where sampling occurs.

3: Delay from clock input change to Timer0 increment is 3TOsc to 7TOsc (duration of Q = TOsc). Therefore, the error in measuring the interval between two edges on Timer0 input = ±4TOsc max.

7.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer (WDT), respectively (Section 8.2.1 “WDT Period”). For simplicity, this counter is being referred to as “prescaler” throughout this data sheet. Note that the prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT, and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF, MOVWF 1, BSF 1, x, etc.) will clear the prescaler. When assigned to WDT, a CLRWD T instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a Reset, the prescaler contains all ‘0’s.
7.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed “on-the-fly” during program execution). To avoid an unintended device Reset, the following instruction sequence (Example 7-1) must be executed when changing the prescaler assignment from Timer0 to the WDT.

**EXAMPLE 7-1: CHANGING PRESCALER (TIMER0→WDT)**

```assembly
CLRWDT ;Clear WDT
CLRF TMR0 ;Clear TMR0 & Prescaler
MOVLW B'00xx1111'; Last 3 instructions
; in this example
OPTION ; are required only if
; desired
CLRWDT ;PS<2:0> are 000 or 001
MOVLW B'00xx1xxx'; Set Prescaler to
OPTION ; desired WDT rate

CLRWDT ;Clear WDT and
MOVLW B'xxxx0xxx'; Select TMR0, new
; prescale value and
; clock source
```

**EXAMPLE 7-2: CHANGING PRESCALER (WDT→TIMER0)**

To change prescaler from the WDT to the Timer0 module, use the sequence shown in Example 7-2. This sequence must be used even if the WDT is disabled. A CLRWDT instruction should be executed before switching the prescaler.

**FIGURE 7-5: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER**

Note 1: T0CS, T0SE, PSA PS<2:0> are bits in the Option register.
8.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits that deal with the needs of real-time applications. The PIC16F5X family of microcontrollers have a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power-saving operating modes and offer code protection. These features are:

- Oscillator Selection
- Reset
- Power-on Reset
- Device Reset Timer
- Watchdog Timer (WDT)
- Sleep
- Code protection
- User ID locations
- In-Circuit Serial Programming™ (ICSP™)

The PIC16F5X family has a Watchdog Timer which can be shut off only through Configuration bit WDTE. It runs off of its own RC oscillator for added reliability. There is an 18 ms delay provided by the Device Reset Timer (DRT), intended to keep the chip in Reset until the crystal oscillator is stable. With this timer on-chip, most applications need no external Reset circuitry.

The Sleep mode is designed to offer a very low-current Power-down mode. The user can wake-up from Sleep through external Reset or through a Watchdog Timer time-out. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost, while the LP crystal option saves power. A set of Configuration bits are used to select various options.

8.1 Configuration Bits

Configuration bits can be programmed to select various device configurations. Two bits are for the selection of the oscillator type; one bit is the Watchdog Timer enable bit; one bit is for code protection for the PIC16F5X devices (Register 8-1).

REGISTER 8-1: CONFIGURATION WORD FOR PIC16F5X

<table>
<thead>
<tr>
<th>bit 11-4</th>
<th>bit 3</th>
<th>bit 2</th>
<th>bit 1-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Unimplemented: Read as ‘1’</td>
<td>CP: Code Protection bit</td>
<td>WDTE: Watchdog Timer Enable bit</td>
<td>FOSC1:FOSC0: Oscillator Selection bits</td>
</tr>
<tr>
<td>bit 0</td>
<td>bit 0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Legend:
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as ‘0’
- ‘1’ = bit is set
- ‘0’ = bit is cleared
- x = bit is unknown

Note 1: Refer to the PIC16F54, PIC16F57 and PIC16F59 Programming Specifications to determine how to access the Configuration Word. These documents can be found on the Microchip web site at www.microchip.com.
8.2 Watchdog Timer (WDT)

The Watchdog Timer (WDT) is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins have been stopped, for example, by execution of a SLEEP instruction. During normal operation or Sleep, a WDT Reset or Wake-up Reset generates a device Reset.

The TO bit (STATUS<4>) will be cleared upon a Watchdog Timer Reset (Section 3.3 “STATUS Register”).

The WDT can be permanently disabled by programming the Configuration bit WDTE as a ‘0’ (Section 8.1 “Configuration Bits”). Refer to the PIC16F54 and PIC16F57 Programming Specifications to determine how to access the Configuration Word. These documents can be found on the Microchip web site at www.microchip.com.

8.2.1 WDT PERIOD

An 8-bit counter is available as a prescaler for the Timer0 module (Section 7.2 “Prescaler”), or as a postscaler for the Watchdog Timer (WDT), respectively. For simplicity, this counter is being referred to as “prescaler” throughout this data sheet.

Note: The prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT, and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio (Section 3.4 “Option Register”).

The WDT has a nominal time-out period of 18 ms (with no prescaler). If a longer time-out period is desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT (under software control) by writing to the Option register. Thus time-out, a period of a nominal 2.3 seconds, can be realized. These periods vary with temperature, VDD and part-to-part process variations (see Device Characterization).

Under worst case conditions (VDD = Min., Temperature = Max., WDT prescaler = 1:128), it may take several seconds before a WDT time-out occurs.

8.2.2 WDT PROGRAMMING CONSIDERATIONS

The CLRWDT instruction clears the WDT and the prescaler, if assigned to the WDT, and prevents it from timing out and generating a device Reset.

The SLEEP instruction resets the WDT and the prescaler, if assigned to the WDT. This gives the maximum Sleep time before a WDT Wake-up Reset.

FIGURE 8-1: WATCHDOG TIMER BLOCK DIAGRAM

TABLE 8-1: SUMMARY OF REGISTERS ASSOCIATED WITH THE WATCHDOG TIMER

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-on Reset</th>
<th>Value on MCLR and WDT Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>N/A</td>
<td>OPTION</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
<td>-1111 1111</td>
</tr>
</tbody>
</table>

Legend: Shaded cells not used by Watchdog Timer, - = unimplemented, read as ’0’, u = unchanged
8.3 Power-Down Mode (Sleep)

A device may be powered down (Sleep) and later powered up (wake-up from Sleep).

8.3.1 SLEEP

The Power-down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the TO bit (STATUS<4>) is set, the PD bit (STATUS<3>) is cleared and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, driving low or high-impedance).

It should be noted that a Reset generated by a WDT time-out does not drive the MCLR/VPP pin low.

For lowest current consumption while powered down, the T0CKI input should be at VDD or VSS and the MCLR/VPP pin must be at a logic high level (MCLR = VIH).

8.3.2 WAKE-UP FROM SLEEP

The device can wake-up from Sleep through one of the following events:

1. An external Reset input on MCLR/VPP pin.
2. A Watchdog Timer time-out Reset (if WDT was enabled).

Both of these events cause a device Reset. The TO and PD bits can be used to determine the cause of device Reset. The TO bit is cleared if a WDT time-out occurred (and caused wake-up). The PD bit, which is set on power-up, is cleared when SLEEP is invoked.

The WDT is cleared when the device wakes from Sleep, regardless of the wake-up source.

8.4 Program Verification/Code Protection

If the code protection bit has not been programmed, the on-chip program memory can be read out for verification purposes.

Once code protection is enabled, all program memory locations above 0x3F read all '0's. Program memory locations 0x00-0x3F are always unprotected. The user ID locations and the Configuration Word read out in an unprotected fashion. It is possible to program the user ID locations and the Configuration Word after code protect is enabled.

8.5 User ID Locations

Four memory locations are designated as user ID locations where the user can store checksum or other code-identification numbers. These locations are not accessible during normal execution, but are readable and writable during Program/Verify.

Use only the lower 4 bits of the user ID locations and always program the upper 8 bits as ‘1’s.

Note: Microchip will assign a unique pattern number for QTP and SQTP requests. This pattern number will be unique and traceable to the submitted code.

8.6 In-Circuit Serial Programming™ (ICSP™)

The PIC16F5X microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and programming voltage. This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. Thus, the most recent firmware or custom firmware can be programmed.

The device is placed into a Program/Verify mode by holding the RB6 and RB7 pins low while raising the MCLR (VPP) pin from VIL to VIHH (see programming specification). RB6 becomes the programming clock and RB7 becomes the programming data. Both RB6 and RB7 are Schmitt Trigger inputs in this mode.

A 6-bit command is then supplied to the device. Depending on the command, 14 bits of program data are then supplied to or from the device, depending if the command was a Load or a Read. For complete details of serial programming, please refer to the respective Programming Specifications: “PIC16F54 Memory Programming Specification” (DS41207), “PIC16F57 Memory Programming Specification” (DS41208), and “PIC16F59 Memory Programming Specification” (DS41243).

A typical In-Circuit Serial Programming connection is shown in Figure 8-1.
FIGURE 8-1: TYPICAL IN-CIRCUIT SERIAL PROGRAMMING™ CONNECTION

PIC16F5X

External Connector Signals
+5V
0V
VPP
CLK
Data I/O

PIC16F5X
VDD
VSS
MCLR/VPP
RB6/ICSPCLK
RB7/ICSPDAT

External Connector Signals

To Normal Connections

To Normal Connections

VDD
9.0 INSTRUCTION SET SUMMARY

Each PIC16F5X instruction is a 12-bit word divided into an opcode, which specifies the instruction type, and one or more operands which further specify the operation of the instruction. The PIC16F5X instruction set summary in Table 9-2 groups the instructions into byte-oriented, bit-oriented, and literal and control operations. Table 9-1 shows the opcode field descriptions.

For byte-oriented instructions, ‘f’ represents a file register designator and ‘d’ represents a destination designator. The file register designator is used to specify which one of the 32 file registers in that bank is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed in the file register specified in the instruction.

For bit-oriented instructions, ‘b’ represents a bit field designator which selects the number of the bit affected by the operation, while ‘f’ represents the number of the file in which the bit is located.

For literal and control operations, ‘k’ represents an 8- or 9-bit constant or literal value.

TABLE 9-1: OPCODE FIELD DESCRIPTIONS

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>f</td>
<td>Register file address (0x00 to 0x1F)</td>
</tr>
<tr>
<td>W</td>
<td>Working register (accumulator)</td>
</tr>
<tr>
<td>b</td>
<td>Bit address within an 8-bit file register</td>
</tr>
<tr>
<td>k</td>
<td>Literal field, constant data or label</td>
</tr>
<tr>
<td>x</td>
<td>Don't care location (= 0 or 1)</td>
</tr>
<tr>
<td>d</td>
<td>Destination select; d = 0 (store result in W)</td>
</tr>
<tr>
<td>label</td>
<td>Label name</td>
</tr>
<tr>
<td>TOS</td>
<td>Top-of-Stack</td>
</tr>
<tr>
<td>PC</td>
<td>Program Counter</td>
</tr>
<tr>
<td>WDT</td>
<td>Watchdog Timer Counter</td>
</tr>
<tr>
<td>TO</td>
<td>Time-out bit</td>
</tr>
<tr>
<td>PD</td>
<td>Power-down bit</td>
</tr>
<tr>
<td>dest</td>
<td>Destination, either the W register or the specified register file location</td>
</tr>
</tbody>
</table>

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time would be 1 μs. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time would be 2 μs.

Figure 9-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhh

where ‘h’ signifies a hexadecimal digit.

FIGURE 9-1: GENERAL FORMAT FOR INSTRUCTIONS

<table>
<thead>
<tr>
<th>Byte-oriented file register operations</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 6 5 4 0</td>
</tr>
<tr>
<td>OPCODE d f (FILE #)</td>
</tr>
<tr>
<td>d = 0 for destination W</td>
</tr>
<tr>
<td>d = 1 for destination f</td>
</tr>
<tr>
<td>f = 5-bit file register address</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit-oriented file register operations</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 8 7 5 4 0</td>
</tr>
<tr>
<td>OPCODE b (BIT #) f (FILE #)</td>
</tr>
<tr>
<td>b = 3-bit bit address</td>
</tr>
<tr>
<td>f = 5-bit file register address</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Literal and control operations (except GOTO)</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 8 7 0</td>
</tr>
<tr>
<td>OPCODE k (literal)</td>
</tr>
<tr>
<td>k = 8-bit immediate value</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Literal and control operations - GOTO instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 9 8 0</td>
</tr>
<tr>
<td>OPCODE k (literal)</td>
</tr>
<tr>
<td>k = 9-bit immediate value</td>
</tr>
</tbody>
</table>
### TABLE 9-2: INSTRUCTION SET SUMMARY

<table>
<thead>
<tr>
<th>Mnemonic, Operands</th>
<th>Description</th>
<th>Cycles</th>
<th>12-Bit Opcode</th>
<th>Status Affected</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>ADDWF</strong> f, d</td>
<td>Add W and f</td>
<td>1</td>
<td>0001 11df ffff</td>
<td>C, DC, Z</td>
<td>1, 2, 4</td>
</tr>
<tr>
<td><strong>ANDWF</strong> f, d</td>
<td>AND W with f</td>
<td>1</td>
<td>0001 01df ffff</td>
<td>Z</td>
<td>2, 4</td>
</tr>
<tr>
<td><strong>CLRF</strong> f</td>
<td>Clear f</td>
<td>1</td>
<td>0000 011f ffff</td>
<td>Z</td>
<td>4</td>
</tr>
<tr>
<td><strong>CLRW</strong> —</td>
<td>Clear W</td>
<td>1</td>
<td>0000 0100 0000</td>
<td>Z</td>
<td></td>
</tr>
<tr>
<td><strong>COMF</strong> f, d</td>
<td>Complement f</td>
<td>1</td>
<td>0010 011f ffff</td>
<td>Z</td>
<td></td>
</tr>
<tr>
<td><strong>DECF</strong> f, d</td>
<td>Decrement f</td>
<td>1</td>
<td>0000 11df ffff</td>
<td>Z</td>
<td></td>
</tr>
<tr>
<td><strong>DECFSZ</strong> f, d</td>
<td>Decrement f, Skip if 0</td>
<td>1 (2)</td>
<td>0010 11df ffff</td>
<td>None</td>
<td>2, 4</td>
</tr>
<tr>
<td><strong>INCF</strong> f, d</td>
<td>Increment f</td>
<td>1</td>
<td>0010 10df ffff</td>
<td>Z</td>
<td>2, 4</td>
</tr>
<tr>
<td><strong>INCFSZ</strong> f, d</td>
<td>Increment f, Skip if 0</td>
<td>1 (2)</td>
<td>0011 11df ffff</td>
<td>None</td>
<td>2, 4</td>
</tr>
<tr>
<td><strong>IORWF</strong> f, d</td>
<td>Inclusive OR W with f</td>
<td>1</td>
<td>0001 00df ffff</td>
<td>Z</td>
<td>2, 4</td>
</tr>
<tr>
<td><strong>MOVF</strong> f, d</td>
<td>Move f</td>
<td>1</td>
<td>0010 00df ffff</td>
<td>Z</td>
<td>2, 4</td>
</tr>
<tr>
<td><strong>MOVWF</strong> f</td>
<td>Move W to f</td>
<td>1</td>
<td>0000 001f ffff</td>
<td>None</td>
<td>1, 4</td>
</tr>
<tr>
<td><strong>NOP</strong> —</td>
<td>No Operation</td>
<td>1</td>
<td>0000 0000 0000</td>
<td>None</td>
<td></td>
</tr>
<tr>
<td><strong>RLF</strong> f, d</td>
<td>Rotate left f through Carry</td>
<td>1</td>
<td>0011 01df ffff</td>
<td>C</td>
<td>2, 4</td>
</tr>
<tr>
<td><strong>RRF</strong> f, d</td>
<td>Rotate right f through Carry</td>
<td>1</td>
<td>0011 00df ffff</td>
<td>C</td>
<td>2, 4</td>
</tr>
<tr>
<td><strong>SUBWF</strong> f, d</td>
<td>Subtract W from f</td>
<td>1</td>
<td>0000 10df ffff</td>
<td>C, DC, Z</td>
<td>1, 2, 4</td>
</tr>
<tr>
<td><strong>SWAPF</strong> f, d</td>
<td>Swap f</td>
<td>1</td>
<td>0011 10df ffff</td>
<td>None</td>
<td>2, 4</td>
</tr>
<tr>
<td><strong>XORWF</strong> f, d</td>
<td>Exclusive OR W with f</td>
<td>1</td>
<td>0001 10df ffff</td>
<td>Z</td>
<td>2, 4</td>
</tr>
</tbody>
</table>

### BIT-ORIENTED FILE REGISTER OPERATIONS

<table>
<thead>
<tr>
<th>Mnemonic, Operands</th>
<th>Description</th>
<th>Cycles</th>
<th>12-Bit Opcode</th>
<th>Status Affected</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>BCF</strong> f, b</td>
<td>Bit Clear f</td>
<td>1</td>
<td>0100 bbbf ffff</td>
<td>None</td>
<td>2, 4</td>
</tr>
<tr>
<td><strong>BSF</strong> f, b</td>
<td>Bit Set f</td>
<td>1</td>
<td>0101 bbbf ffff</td>
<td>None</td>
<td>2, 4</td>
</tr>
<tr>
<td><strong>BTFSC</strong> f, b</td>
<td>Bit Test f, Skip if Clear</td>
<td>1 (2)</td>
<td>0110 bbbf ffff</td>
<td>None</td>
<td></td>
</tr>
<tr>
<td><strong>BTFSS</strong> f, b</td>
<td>Bit Test f, Skip if Set</td>
<td>1 (2)</td>
<td>0111 bbbf ffff</td>
<td>None</td>
<td></td>
</tr>
</tbody>
</table>

### LITERAL AND CONTROL OPERATIONS

<table>
<thead>
<tr>
<th>Mnemonic, Operands</th>
<th>Description</th>
<th>Cycles</th>
<th>12-Bit Opcode</th>
<th>Status Affected</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>ANDLW</strong> k</td>
<td>AND literal with W</td>
<td>1</td>
<td>1110 kkkk kkkk</td>
<td>Z</td>
</tr>
<tr>
<td><strong>CALL</strong> k</td>
<td>Subroutine Call</td>
<td>2</td>
<td>1001 kkkk kkkk</td>
<td>None</td>
</tr>
<tr>
<td><strong>CLRWDT</strong> —</td>
<td>Clear Watchdog Timer</td>
<td>1</td>
<td>0000 0000 0100</td>
<td>TO, PD</td>
</tr>
<tr>
<td><strong>GOTO</strong> k</td>
<td>Unconditional branch</td>
<td>2</td>
<td>101k kkkk kkkk</td>
<td>None</td>
</tr>
<tr>
<td><strong>IORLW</strong> k</td>
<td>Inclusive OR Literal with W</td>
<td>1</td>
<td>1111 kkkk kkkk</td>
<td>Z</td>
</tr>
<tr>
<td><strong>MOVLW</strong> k</td>
<td>Move Literal to W</td>
<td>1</td>
<td>1100 kkkk kkkk</td>
<td>None</td>
</tr>
<tr>
<td><strong>OPTION</strong> —</td>
<td>Load OPTION register</td>
<td>1</td>
<td>0000 0000 0010</td>
<td>None</td>
</tr>
<tr>
<td><strong>RETLW</strong> k</td>
<td>Return, place Literal in W</td>
<td>2</td>
<td>1000 kkkk kkkk</td>
<td>None</td>
</tr>
<tr>
<td><strong>SLEEP</strong> —</td>
<td>Go into Standby mode</td>
<td>1</td>
<td>0000 0000 0011</td>
<td>TO, PD</td>
</tr>
<tr>
<td><strong>TRIS</strong> f</td>
<td>Load TRIS register</td>
<td>1</td>
<td>0000 0000 00ff</td>
<td>None</td>
</tr>
<tr>
<td><strong>XORLW</strong> k</td>
<td>Exclusive OR Literal to W</td>
<td>1</td>
<td>1111 kkkk kkkk</td>
<td>Z</td>
</tr>
</tbody>
</table>

**Note 1:** The 9th bit of the program counter will be forced to a '0' by any instruction that writes to the PC except for **GOTO** (see Section 3.5 “Program Counter” for more on program counter).

**Note 2:** When an I/O register is modified as a function of itself (e.g., **MOVF PORTB, 1**), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

**Note 3:** The instruction **TRIS f**, where f = 5, 6 or 7 causes the contents of the W register to be written to the tri-state latches of PORTA, B or C, respectively. A '1' forces the pin to a high-impedance state and disables the output buffers.

**Note 4:** If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared (if assigned to TMR0).
### ADDWF

**Add W and f**

**Syntax:**  
\[
\text{label} \ \text{ADDWF} \ f, d
\]

**Operands:**  
\[0 \leq f \leq 31\]  
\[d \in [0,1]\]

**Operation:**  
\[W) + (f) \rightarrow (\text{dest})\]

**Status Affected:**  
C, DC, Z

**Encoding:**  
0001 11df ffff

**Description:** Add the contents of the W register and register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.

**Words:** 1  
**Cycles:** 1

**Example:**  
ADDWF TEMP_REG, 0  
**Before Instruction**  
W = 0x17  
TEMP_REG = 0xC2  
**After Instruction**  
W = 0xD9  
TEMP_REG = 0xC2

### ANDWF

**AND W with f**

**Syntax:**  
\[
\text{label} \ \text{ANDWF} \ f, d
\]

**Operands:**  
\[0 \leq f \leq 31\]  
\[d \in [0,1]\]

**Operation:**  
\[(W) \ .\ .\ .\ AND\ .\ .\ .\ (f) \rightarrow (\text{dest})\]

**Status Affected:**  
Z

**Encoding:**  
0001 01df ffff

**Description:** The contents of the W register are AND'ed with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.

**Words:** 1  
**Cycles:** 1

**Example:**  
ANDWF TEMP_REG, 1  
**Before Instruction**  
W = 0x17  
TEMP_REG = 0xC2  
**After Instruction**  
W = 0x02  
TEMP_REG = 0x02

### ANDLW

**AND literal with W**

**Syntax:**  
\[
\text{label} \ \text{ANDLW} \ k
\]

**Operands:**  
\[0 \leq k \leq 255\]

**Operation:**  
\[(W) \ .\ .\ .\ AND\ .\ .\ .\ (k) \rightarrow (W)\]

**Status Affected:**  
Z

**Encoding:**  
1110 kkkk kkkk

**Description:** The contents of the W register are AND'ed with the eight-bit literal 'k'. The result is placed in the W register.

**Words:** 1  
**Cycles:** 1

**Example:**  
ANDLW H'5F'

**Before Instruction**  
W = 0xA3  
**After Instruction**  
W = 0x03

### BCF

**Bit Clear f**

**Syntax:**  
\[
\text{label} \ \text{BCF} \ f, b
\]

**Operands:**  
\[0 \leq f \leq 31\]  
\[0 \leq b \leq 7\]

**Operation:**  
\[0 \rightarrow (f<b>)\]

**Status Affected:**  
None

**Encoding:**  
0100 bbbf ffff

**Description:** Bit 'b' in register 'f' is cleared.

**Words:** 1  
**Cycles:** 1

**Example:**  
BCF FLAG_REG, 7  
**Before Instruction**  
FLAG_REG = 0xC7  
**After Instruction**  
FLAG_REG = 0x47
### BSF Bit Set f

**Syntax:**  
\[ label \] BSF f, b

**Operands:**  
\(0 \leq f \leq 31\)  
\(0 \leq b \leq 7\)

**Operation:**  
1 \(\rightarrow (f<b>)\)

**Status Affected:** None

**Encoding:**  
0101 bbbf ffff

**Description:** Bit 'b' in register 'f' is set.

**Words:** 1  
**Cycles:** 1

**Example:**  
BSF FLAG_REG, 7

Before Instruction  
FLAG_REG = 0x0A

After Instruction  
FLAG_REG = 0x8A

### BTFSS Bit Test f, Skip if Set

**Syntax:**  
\[ label \] BTFSS f, b

**Operands:**  
\(0 \leq f \leq 31\)  
\(0 \leq b < 7\)

**Operation:** skip if \((f<b>) = 1\)

**Status Affected:** None

**Encoding:**  
0111 bbbf ffff

**Description:** If bit 'b' in register 'f' is '1', then the next instruction is skipped. If bit 'b' is '0', then the next instruction fetched during the current instruction execution is discarded and a NOP is executed instead, making this a two-cycle instruction.

**Words:** 1  
**Cycles:** 1(2)

**Example:**  
HERE BTFSS FLAG,1  
FALSE GOTO PROCESS_CODE  
TRUE •

Before Instruction  
PC = address (HERE)

After Instruction  
If FLAG<1> = 0,  
PC = address (FALSE);

if FLAG<1> = 1,  
PC = address (TRUE)
### CALL Subroutine Call

**Syntax:**

\[
\text{[ label]} \text{ CALL } k
\]

**Operands:**

\[0 \leq k \leq 255\]

**Operation:**

\[
\begin{align*}
(\text{PC}+1) & \rightarrow \text{TOS}; \\
k & \rightarrow \text{PC}<7:0>; \\
\text{(Status}<6:5>) & \rightarrow \text{PC}<10:9>; \\
0 & \rightarrow \text{PC}<8>
\end{align*}
\]

**Status Affected:** None

**Encoding:**

\[
\begin{array}{cccc}
1 & 0 & 0 & 0 & 1 & k & k & k & k
\end{array}
\]

**Description:** Subroutine call. First, return address (PC + 1) is pushed onto the stack. The eight-bit immediate address is loaded into PC bits <7:0>. The upper bits PC<10:9> are loaded from STATUS<6:5>, PC<8> is cleared. CALL is a two-cycle instruction.

**Words:** 1

**Cycles:** 2

**Example:**

Before Instruction

\[
\begin{align*}
\text{PC} & = \text{address (HERE)}
\end{align*}
\]

After Instruction

\[
\begin{align*}
\text{PC} & = \text{address (THERE)} \\
\text{TOS} & = \text{address (HERE + 1)}
\end{align*}
\]

### CLRF Clear f

**Syntax:**

\[
\text{[ label]} \text{ CLRF } f
\]

**Operands:**

\[0 \leq f \leq 31\]

**Operation:**

\[
00h \rightarrow (f); \\
1 \rightarrow Z
\]

**Status Affected:** Z

**Encoding:**

\[
\begin{array}{cccc}
0 & 0 & 0 & 0 & 0 & 1 & 1 & f & f & f
\end{array}
\]

**Description:** The contents of register `f` are cleared and the Z bit is set.

**Words:** 1

**Cycles:** 1

**Example:**

Before Instruction

\[
\text{FLAG\_REG} = 0x5A
\]

After Instruction

\[
\begin{align*}
\text{FLAG\_REG} & = 0x00 \\
Z & = 1
\end{align*}
\]

### CLRW Clear W

**Syntax:**

\[
\text{[ label]} \text{ CLRW}
\]

**Operands:** None

**Operation:**

\[
00h \rightarrow (W); \\
1 \rightarrow Z
\]

**Status Affected:** Z

**Encoding:**

\[
\begin{array}{cccc}
0 & 0 & 0 & 0 & 0 & 1 & 0 & 0 & 0
\end{array}
\]

**Description:** The W register is cleared. Zero bit (Z) is set.

**Words:** 1

**Cycles:** 1

**Example:**

Before Instruction

\[
W = 0x5A
\]

After Instruction

\[
\begin{align*}
W & = 0x00 \\
Z & = 1
\end{align*}
\]

### CLRWDT Clear Watchdog Timer

**Syntax:**

\[
\text{[ label]} \text{ CLRWDT}
\]

**Operands:** None

**Operation:**

\[
00h \rightarrow \text{WDT}; \\
0 \rightarrow \text{WDT prescaler (if assigned)}; \\
1 \rightarrow \text{TO}; \\
1 \rightarrow \text{PD}
\]

**Status Affected:** TO, PD

**Encoding:**

\[
\begin{array}{cccc}
0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 1 & 0
\end{array}
\]

**Description:** The CLRWDT instruction resets the WDT. It also resets the prescaler if the prescaler is assigned to the WDT and not Timer0. Status bits TO and PD are set.

**Words:** 1

**Cycles:** 1

**Example:**

Before Instruction

\[
\begin{align*}
\text{WDT counter} & = ?
\end{align*}
\]

After Instruction

\[
\begin{align*}
\text{WDT counter} & = 0x00 \\
\text{WDT prescaler} & = 0 \\
\text{TO} & = 1 \\
\text{PD} & = 1
\end{align*}
\]
**COMF**  
**Complement f**

Syntax:  
\[
[\text{label}] \text{ COMF } f, d
\]

Operands:  
\[0 \leq f \leq 31\]  
\[d \in \{0, 1\}\]

Operation:  
\[(f) \rightarrow (\text{dest})\]

Status Affected:  
\[Z\]

Encoding:  
\[0010 \text{ 01df  ffff}\]

Description:  
The contents of register 'f' are complemented. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.

Words:  
1

Cycles:  
1

Example:  
\[\text{COMF REG1,0}\]

Before Instruction  
\[\text{REG1} = 0x13\]

After Instruction  
\[\text{REG1} = 0x13\]
\[\text{W} = 0xE\]

---

**DECF**  
**Decrement f**

Syntax:  
\[
[\text{label}] \text{ DECF } f, d
\]

Operands:  
\[0 \leq f \leq 31\]  
\[d \in \{0, 1\}\]

Operation:  
\[(f) - 1 \rightarrow (\text{dest})\]

Status Affected:  
\[Z\]

Encoding:  
\[0000 \text{ 11df  ffff}\]

Description:  
Decrement register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.

Words:  
1

Cycles:  
1

Example:  
\[\text{DECF CNT,1}\]

Before Instruction  
\[\text{PC} = \text{address (HERE)}\]
\[\text{CNT} = 0x01\]
\[\text{Z} = 0\]

After Instruction  
\[\text{PC} = \text{address (CONTINUE)};\]
\[\text{CNT} = 0x00\]
\[\text{Z} = 1\]

---

**DECFSZ**  
**Decrement f, Skip if 0**

Syntax:  
\[
[\text{label}] \text{ DECFSZ } f, d
\]

Operands:  
\[0 \leq f \leq 31\]  
\[d \in \{0, 1\}\]

Operation:  
\[(f) - 1 \rightarrow d; \text{ skip if result = 0}\]

Status Affected:  
None

Encoding:  
\[0010 \text{ 11df  ffff}\]

Description:  
The contents of register 'f' are decremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. If the result is '0', the next instruction, which is already fetched, is discarded and a NOP is executed instead making it a two-cycle instruction.

Words:  
1

Cycles:  
1(2)
**GOTO**  Unconditional Branch

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[label] GOTO k</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>0 ≤ k ≤ 511</td>
</tr>
<tr>
<td>Operation:</td>
<td>k → PC&lt;8:0&gt;;</td>
</tr>
<tr>
<td></td>
<td>STATUS&lt;6:5&gt; → PC&lt;10:9&gt;</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>None</td>
</tr>
<tr>
<td>Encoding:</td>
<td>101k kkkk kkkk</td>
</tr>
<tr>
<td>Description:</td>
<td>GOTO is an unconditional branch. The 9-bit immediate value is loaded into PC bits &lt;8:0&gt;. The upper bits of PC are loaded from STATUS&lt;6:5&gt;. <strong>GOTO</strong> is a two-cycle instruction.</td>
</tr>
<tr>
<td>Words:</td>
<td>1</td>
</tr>
<tr>
<td>Cycles:</td>
<td>2</td>
</tr>
<tr>
<td>Example:</td>
<td>GOTO THERE</td>
</tr>
<tr>
<td>After Instruction</td>
<td>PC = address (THERE)</td>
</tr>
</tbody>
</table>

**INCFSZ** Increment f, Skip if 0

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[label] INCFSZ f, d</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>0 ≤ f ≤ 31</td>
</tr>
<tr>
<td></td>
<td>d ∈ [0,1]</td>
</tr>
<tr>
<td>Operation:</td>
<td>(f) + 1 → (dest), skip if result = 0</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>None</td>
</tr>
<tr>
<td>Encoding:</td>
<td>0011 11df ffff</td>
</tr>
<tr>
<td>Description:</td>
<td>The contents of register 'f' are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. If the result is '0', then the next instruction, which is already fetched, is discarded and a <em>NOP</em> is executed instead making it a two-cycle instruction.</td>
</tr>
<tr>
<td>Words:</td>
<td>1</td>
</tr>
<tr>
<td>Cycles:</td>
<td>1(2)</td>
</tr>
<tr>
<td>Example:</td>
<td>HERE INCFSZ CNT, 1</td>
</tr>
<tr>
<td></td>
<td>GOTO LOOP</td>
</tr>
<tr>
<td></td>
<td>CONTINUE</td>
</tr>
</tbody>
</table>

**INCF** Increment f

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[label] INCF f, d</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>0 ≤ f ≤ 31</td>
</tr>
<tr>
<td></td>
<td>d ∈ [0,1]</td>
</tr>
<tr>
<td>Operation:</td>
<td>(f) + 1 → (dest)</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>Z</td>
</tr>
<tr>
<td>Encoding:</td>
<td>0010 10df ffff</td>
</tr>
<tr>
<td>Description:</td>
<td>The contents of register 'f' are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'.</td>
</tr>
<tr>
<td>Words:</td>
<td>1</td>
</tr>
<tr>
<td>Cycles:</td>
<td>1</td>
</tr>
<tr>
<td>Example:</td>
<td>INCF CNT, 1</td>
</tr>
</tbody>
</table>

**Example:**

Before Instruction:

<table>
<thead>
<tr>
<th>PC</th>
<th>address (HERE)</th>
</tr>
</thead>
</table>

After Instruction:

<table>
<thead>
<tr>
<th>CNT</th>
<th>= CNT + 1;</th>
</tr>
</thead>
<tbody>
<tr>
<td>if CNT</td>
<td>= 0;</td>
</tr>
<tr>
<td>PC</td>
<td>= address (CONTINUE);</td>
</tr>
<tr>
<td>if CNT</td>
<td>≠ 0;</td>
</tr>
<tr>
<td>PC</td>
<td>= address (HERE +1)</td>
</tr>
</tbody>
</table>
IORLW  Inclusive OR literal with W

Syntax:  \[ \text{label} \] IORLW \ k

Operands:  \( 0 \leq k \leq 255 \)

Operation:  \((W) \ OR. (k) \rightarrow (W)\)

Status Affected:  \(Z\)

Encoding:  \begin{tabular}{|c|c|c|} \hline
 1101 & kkkk & kkkk \\ \hline \end{tabular}

Description:  The contents of the W register are OR'ed with the eight-bit literal ‘k’. The result is placed in the W register.

Words:  1

Cycles:  1

Example:  IORLW 0x35

Before Instruction
\(W = 0x9A\)

After Instruction
\(W = 0xBF\)
\(Z = 0\)

MOVF  Move f

Syntax:  \[ \text{label} \] MOVF \ f, d

Operands:  \( 0 \leq f \leq 31 \)
\(d \in \{0,1\}\)

Operation:  \((f) \rightarrow (\text{dest})\)

Status Affected:  \(Z\)

Encoding:  \begin{tabular}{|c|c|c|} \hline
 0010 & 00df & ffff \\ \hline \end{tabular}

Description:  The contents of register ‘f’ is moved to destination ‘d’. If ‘d’ is ‘0’, destination is the W register. If ‘d’ is ‘1’, the destination is file register ‘f’. ‘d’ is ‘1’ is useful to test a file register since Status flag Z is affected.

Words:  1

Cycles:  1

Example:  MOVF PSR, 0

After Instruction
\(W = \text{value in FSR register}\)

MOVF  Move f

Syntax:  \[ \text{label} \] MOVF \ f, d

Operands:  \( 0 \leq f \leq 31 \)
\(d \in \{0,1\}\)

Operation:  \((f) \rightarrow (\text{dest})\)

Status Affected:  \(Z\)

Encoding:  \begin{tabular}{|c|c|c|} \hline
 0010 & 00df & ffff \\ \hline \end{tabular}

Description:  The contents of register ‘f’ is moved to destination ‘d’. If ‘d’ is ‘0’, destination is the W register. If ‘d’ is ‘1’, the destination is file register ‘f’. ‘d’ is ‘1’ is useful to test a file register since Status flag Z is affected.

Words:  1

Cycles:  1

Example:  MOVF PSR, 0

After Instruction
\(W = \text{value in FSR register}\)

MOVLW  Move Literal to W

Syntax:  \[ \text{label} \] MOVLW \ k

Operands:  \( 0 \leq k \leq 255 \)

Operation:  \(k \rightarrow (W)\)

Status Affected:  None

Encoding:  \begin{tabular}{|c|c|c|c|} \hline
 1100 & kkkk & kkkk \\ \hline \end{tabular}

Description:  The eight-bit literal ‘k’ is loaded into the W register.

Words:  1

Cycles:  1

Example:  MOVLW 0x5A

After Instruction
\(W = 0x5A\)
MOVWF    Move W to f
Syntax:  [ label ]    MOVWF     f
Operands:  0 ≤ f ≤ 31
Operation:  (W) → (f)
Status Affected:  None
Encoding:  0000 001f ffff
Description:  Move data from the W register to register 'f'.
Words:  1
Cycles:  1
Example:  MOVWF TEMP_REG
Before Instruction
TEMP_REG = 0xFF
W = 0x4F
After Instruction
TEMP_REG = 0x4F
W = 0x4F

NOP     No Operation
Syntax:  [ label ]      NOP
Operands:  None
Operation:  No operation
Status Affected:  None
Encoding:  0000 0000 0000
Description:  No operation.
Words:  1
Cycles:  1
Example:  NOP

OPTION Load OPTION Register
Syntax:  [ label ]    OPTION
Operands:  None
Operation:  (W) → OPTION
Status Affected:  None
Encoding:  0000 0000 0010
Description:  The content of the W register is loaded into the Option register.
Words:  1
Cycles:  1
Example:  OPTION
Before Instruction
W = 0x07
After Instruction
OPTION = 0x07

RETLW Return with Literal in W
Syntax:  [ label ]    RETLW   k
Operands:  0 ≤ k ≤ 255
Operation:  k → (W);
            TOS → PC
Status Affected:  None
Encoding:  1000 kkkk kkkk
Description:  The W register is loaded with the eight-bit literal ‘k’. The program
             counter is loaded from the top of the stack (the return address). This
             is a two-cycle instruction.
Words:  1
Cycles:  2
Example:  CALL TABLE;W contains
          ;table offset
          ;value.
          •     ;W now has table
          •     ;value.
          TABLE
          •     ADDWF  PC ;W = offset
          RETLW  k1 ;Begin table
          RETLW  k2 ;
          •
          •
          •
          RETLW  kn ; End of table
Before Instruction
W = 0x07
After Instruction
W = value of k8
**RLF** Rotate Left f through Carry

**Syntax:** \[ label \] RLF f, d

**Operands:**
- \( 0 \leq f \leq 31 \)
- \( d \in [0, 1] \)

**Operation:** See description below

**Status Affected:** C

**Encoding:**
\[
0011 \ 01df \ ffff
\]

**Description:** The contents of register 'f' are rotated one bit to the left through the Carry Flag (STATUS<0>). If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is stored back in register 'f'.

**Words:** 1

**Cycles:** 1

**Example:**
```
RLF REG1, 0
```

Before Instruction

<table>
<thead>
<tr>
<th>REG1</th>
<th>C</th>
</tr>
</thead>
<tbody>
<tr>
<td>1111 0110</td>
<td>0</td>
</tr>
</tbody>
</table>

After Instruction

<table>
<thead>
<tr>
<th>REG1</th>
<th>W</th>
<th>C</th>
</tr>
</thead>
<tbody>
<tr>
<td>1110 0110</td>
<td>1100 1100</td>
<td>1</td>
</tr>
</tbody>
</table>

**RRF** Rotate Right f through Carry

**Syntax:** \[ label \] RRF f, d

**Operands:**
- \( 0 \leq f \leq 31 \)
- \( d \in [0, 1] \)

**Operation:** See description below

**Status Affected:** C

**Encoding:**
\[
0011 \ 00df \ ffff
\]

**Description:** The contents of register 'f' are rotated one bit to the right through the Carry Flag (STATUS<0>). If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'.

**Words:** 1

**Cycles:** 1

**Example:**
```
RRF REG1, 0
```

Before Instruction

<table>
<thead>
<tr>
<th>REG1</th>
<th>C</th>
</tr>
</thead>
<tbody>
<tr>
<td>1110 0110</td>
<td>0</td>
</tr>
</tbody>
</table>

After Instruction

<table>
<thead>
<tr>
<th>REG1</th>
<th>W</th>
<th>C</th>
</tr>
</thead>
<tbody>
<tr>
<td>1110 0110</td>
<td>0111 0011</td>
<td>0</td>
</tr>
</tbody>
</table>

**Sleep** Go into Standby Mode

**Syntax:** \[ label \] Sleep

**Operands:** None

**Operation:**
- \( 00h \rightarrow \text{WDT}; \)
- \( 0 \rightarrow \text{WDT prescaler}; \) if assigned
- \( 1 \rightarrow \text{TO}; \)
- \( 0 \rightarrow \text{PD} \)

**Status Affected:** TO, PD

**Encoding:**
\[
0000 \ 0000 \ 0011
\]

**Description:** Time-out Status bit (TO) is set. The power-down Status bit (PD) is cleared. The WDT and its prescaler are cleared. The processor is put into Sleep mode with the oscillator stopped. See section on Sleep for more details.

**Words:** 1

**Cycles:** 1

**Example:** SLEEP
### SUBWF

**Subtract W from f**

**Syntax:**  
\[ \text{label} \] SUBWF f, d

**Operands:**  
\[ 0 \leq f \leq 31 \]
\[ d \in [0, 1] \]

**Operation:**  
\( f - (W) \rightarrow (\text{dest}) \)

**Status Affected:** C, DC, Z

**Encoding:**  
\[ \begin{array}{rcl} 0000 & 10df & ffff \\
\end{array} \]

**Description:** Subtract (2's complement method) the W register from register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.

**Words:** 1  
**Cycles:** 1

**Example 1:**  
\[ \text{SUBWF REG1, 1} \]

Before Instruction  
REG1 = 3  
W = 2  
C = ?

After Instruction  
REG1 = 1  
W = 2  
C = 1  ; result is positive

**Example 2:**  
Before Instruction  
REG1 = 2  
W = 2  
C = ?

After Instruction  
REG1 = 0  
W = 2  
C = 1  ; result is zero

**Example 3:**  
Before Instruction  
REG1 = 1  
W = 2  
C = ?

After Instruction  
REG1 = 0xFF  
W = 2  
C = 0  ; result is negative

### SWAPF

**Swap Nibbles in f**

**Syntax:**  
\[ \text{label} \] SWAPF f, d

**Operands:**  
\[ 0 \leq f \leq 31 \]
\[ d \in [0, 1] \]

**Operation:**  
\( (f<3:0>) \rightarrow (\text{dest}<7:4>) \);  
\( (f<7:4>) \rightarrow (\text{dest}<3:0>) \)

**Status Affected:** None

**Encoding:**  
\[ \begin{array}{rcl} 0011 & 10df & ffff \\
\end{array} \]

**Description:** The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in W register. If 'd' is '1', the result is placed in register 'f'.

**Words:** 1  
**Cycles:** 1

**Example:**  
\[ \text{SWAPF REG1, 0} \]

Before Instruction  
REG1 = 0xA5

After Instruction  
REG1 = 0xA5  
W = 0x5A

### TRIS

**Load TRIS Register**

**Syntax:**  
\[ \text{label} \] TRIS f

**Operands:**  
\( f = 5, 6, 7, 8 \) or 9

**Operation:**  
\( (W) \rightarrow \text{TRIS register f} \)

**Status Affected:** None

**Encoding:**  
\[ \begin{array}{rcl} 0000 & 0000 & 0fff \\
\end{array} \]

**Description:** TRIS register 'f' (\( f = 5, 6 \) or 7) is loaded with the contents of the W register.

**Words:** 1  
**Cycles:** 1

**Example:**  
\[ \text{TRIS PORTB} \]

Before Instruction  
W = 0xA5

After Instruction  
\( \text{TRISB} = 0xA5 \)
XORLW  Exclusive OR literal with W
Syntax:  \[ \text{[label]} \] XORLW \text{ k} \nOperands:  \(0 \leq k \leq 255\)
Operation:  \((W) \text{ XOR } k \rightarrow (W)\)
Status Affected:  \(Z\)
Encoding:  \begin{array}{c}
1111 \\
\text{kkkk} \hspace{0.5cm} \text{kkkk}
\end{array}
Description:  The contents of the W register are XOR'ed with the eight-bit literal 'k'. The result is placed in the W register.

Words:  1
Cycles:  1
Example:  XORLW 0xAF
Before Instruction
\begin{align*}
W &= 0xB5 \\
\end{align*}
After Instruction
\begin{align*}
W &= 0x1A \\
\end{align*}

XORWF  Exclusive OR W with f
Syntax:  \[ \text{[label]} \] XORWF \text{ f, d} \nOperands:  \(0 \leq f \leq 31\) \n\(d \in [0,1]\)
Operation:  \((W) \text{ XOR } (f) \rightarrow \text{dest}\)
Status Affected:  \(Z\)
Encoding:  \begin{array}{c}
0001 \\
10df \hspace{0.5cm} ffff
\end{array}
Description:  Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'.

Words:  1
Cycles:  1
Example:  XORWF REG,1
Before Instruction
\begin{align*}
\text{REG} &= 0xAF \\
W &= 0xB5 \\
\end{align*}
After Instruction
\begin{align*}
\text{REG} &= 0x1A \\
W &= 0xB5 \\
\end{align*}
10.0 DEVELOPMENT SUPPORT

The PIC® microcontrollers are supported with a full range of hardware and software development tools:

- Integrated Development Environment
  - MPLAB® IDE Software
- Assemblers/Compilers/Linkers
  - MPASM™ Assembler
  - MPLAB C18 and MPLAB C30 C Compilers
  - MPLINK™ Object Linker/
    MPLIB™ Object Librarian
  - MPLAB ASM30 Assembler/Linker/Library
- Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB ICE 2000 In-Circuit Emulator
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debugger
  - MPLAB ICD 2
- Device Programmers
  - PICSTART® Plus Development Programmer
  - MPLAB PM3 Device Programmer
  - PICkit™ 2 Development Programmer
- Low-Cost Demonstration and Development
  Boards and Evaluation Kits

10.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit microcontroller market. The MPLAB IDE is a Windows® operating system-based application that contains:

- A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
- A full-featured editor with color-coded context
- A multiple project manager
- Customizable data windows with direct edit of contents
- High-level source code debugging
- Visual device initializer for easy register initialization
- Mouse over variable inspection
- Drag and drop variables from source to watch windows
- Extensive on-line help
- Integration of select third party tools, such as
  HI-TECH Software C Compilers and IAR
  C Compilers

The MPLAB IDE allows you to:

- Edit your source files (either assembly or C)
- One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information)
- Debug using:
  - Source files (assembly or C)
  - Mixed assembly and C
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.
10.2 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for all PIC MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:
- Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

10.3 MPLAB C18 and MPLAB C30 C Compilers

The MPLAB C18 and MPLAB C30 Code Development Systems are complete ANSI C compilers for Microchip's PIC18 and PIC24 families of microcontrollers and the dsPIC30 and dsPIC33 family of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

10.4 MPLINK Object Linker/MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/librarian features include:
- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

10.5 MPLAB ASM30 Assembler, Linker and Librarian

MPLAB ASM30 Assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:
- Support for the entire dsPIC30F instruction set
- Support for fixed-point and floating-point data
- Command line interface
- Rich directive set
- Flexible macro language
- MPLAB IDE compatibility

10.6 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC® DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C18 and MPLAB C30 C Compilers, and the MPASM and MPLAB ASM30 Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.
10.7 MPLAB ICE 2000
High-Performance
In-Circuit Emulator

The MPLAB ICE 2000 In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PIC microcontrollers. Software control of the MPLAB ICE 2000 In-Circuit Emulator is advanced by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment.

The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The architecture of the MPLAB ICE 2000 In-Circuit Emulator allows expansion to support new PIC microcontrollers.

The MPLAB ICE 2000 In-Circuit Emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft® Windows® 32-bit operating system were chosen to best make these features available in a simple, unified application.

10.8 MPLAB REAL ICE In-Circuit Emulator System

MPLAB REAL ICE In-Circuit Emulator System is Microchip’s next generation high-speed emulator for Microchip Flash DSC® and MCU devices. It debugs and programs PIC® and dsPIC® Flash microcontrollers with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit.

The MPLAB REAL ICE probe is connected to the design engineer’s PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with the popular MPLAB ICD 2 system (RJ11) or with the new high speed, noise tolerant, low-voltage differential signal (LVDS) interconnection (CAT5).

MPLAB REAL ICE is field upgradeable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added, such as software breakpoints and assembly code trace. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, real-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables.

10.9 MPLAB ICD 2 In-Circuit Debugger

Microchip’s In-Circuit Debugger, MPLAB ICD 2, is a powerful, low-cost, run-time development tool, connecting to the host PC via an RS-232 or high-speed USB interface. This tool is based on the Flash PIC MCUs and can be used to develop for these and other PIC MCUs and dsPIC DSCs. The MPLAB ICD 2 utilizes the in-circuit debugging capability built into the Flash devices. This feature, along with Microchip’s In-Circuit Serial Programming™ (ICSP™) protocol, offers cost-effective, in-circuit Flash debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by setting breakpoints, single stepping and watching variables, and CPU status and peripheral registers. Running at full speed enables testing hardware and applications in real time. MPLAB ICD 2 also serves as a development programmer for selected PIC devices.

10.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an SD/MMC card for file storage and secure data applications.
10.11 PICSTART Plus Development Programmer

The PICSTART Plus Development Programmer is an easy-to-use, low-cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus Development Programmer supports most PIC devices in DIP packages up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus Development Programmer is CE compliant.

10.12 PICkit 2 Development Programmer

The PICkit™ 2 Development Programmer is a low-cost programmer and selected Flash device debugger with an easy-to-use interface for programming many of Microchip's baseline, mid-range and PIC18F families of Flash memory microcontrollers. The PICkit 2 Starter Kit includes a prototyping development board, twelve sequential lessons, software and HI-TECH's PICC™ Lite C compiler, and is designed to help get up to speed quickly using PIC® microcontrollers. The kit provides everything needed to program, evaluate and develop applications using Microchip's powerful, mid-range Flash memory family of microcontrollers.

10.13 Demonstration, Development and Evaluation Boards

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM™ and dsPICDEM™ demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KeeLoq® security ICs, CAN, IrDA®, PowerSmart® battery management, SEEVAL® evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Check the Microchip web page (www.microchip.com) and the latest "Product Selector Guide" (DS00148) for the complete list of demonstration, development and evaluation kits.
11.0 ELECTRICAL SPECIFICATIONS FOR PIC16F54/57

Absolute Maximum Ratings(†)

Ambient Temperature under bias ................................................................................................................................----------- -40°C to +125°C
Storage Temperature ........................................................................................................................................................................... -65°C to +150°C
Voltage on VDD with respect to Vss .............................................................................................................................................. 0V to +6.5V
Voltage on MCLR with respect to Vss(†) ...................................................................................................................................... 0V to +13.5V
Voltage on all other pins with respect to Vss .................................................................................................................................. -0.6V to (VDD + 0.6V)
Total power dissipation(2) ................................................................................................................................................................. 800 mW
Max. current out of Vss pin .............................................................................................................................................................. 150 mA
Max. current into VDD pin .............................................................................................................................................................. 100 mA
Max. current into an input pin (T0CKI only) .................................................................................................................................... ±500 μA
Input clamp current, IIK (VI < 0 or VI > VDD) .................................................................................................................................... ±20 mA
Output clamp current, IOK (VO < 0 or VO > VDD) .................................................................................................................................... ±20 mA
Max. output current sunk by any I/O pin ......................................................................................................................................... 25 mA
Max. output current sourced by any I/O pin ....................................................................................................................................... 25 mA
Max. output current sourced by a single I/O port (PORTA, B or C) .................................................................................................. 50 mA
Max. output current sunk by a single I/O port (PORTA, B or C) ...................................................................................................... 50 mA

Note 1: Voltage spikes below Vss at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50 to 100Ω should be used when applying a “low” level to the MCLR pin rather than pulling this pin directly to Vss.

2: Power Dissipation is calculated as follows: Pdis = VDD x (IDD – ∑IOH) + ∑((VDD – VOH) x IOH) + ∑(VOL x IOL)

†NOTICE: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
11.0 ELECTRICAL SPECIFICATIONS FOR PIC16F59 (continued)

Absolute Maximum Ratings**(1)**

**Ambient Temperature under bias** .......................................................... -40°C to +125°C  
**Storage Temperature** .............................................................................. -65°C to +150°C  
**Voltage on VDD with respect to VSS** .......................................................... 0V to +6.5V  
**Voltage on MCLR with respect to VSS**(1) ..................................................... 0V to +13.5V  
**Voltage on all other pins with respect to VSS** .......................................... -0.6V to (VDD + 0.6V)  
**Total power dissipation**(2) ........................................................................ 900 mW  
**Max. current out of VSS pins** .................................................................. 250 mA  
**Max. current into VDD pins** ...................................................................... 200 mA  
**Max. current into an input pin (T0CKI only)** ............................................. ±500 μA  
**Input clamp current, IIK (VI < 0 or VI > VDD)** ........................................... ±20 mA  
**Output clamp current, IOK (VO < 0 or VO > VDD)** ..................................... ±20 mA  
**Max. output current sunk by any I/O pin** ................................................... 25 mA  
**Max. output current sourced by any I/O pin** ............................................. 25 mA  
**Max. output current sourced by a single I/O port (PORTA, B, C, D or E)** .... 100 mA  
**Max. output current sunk by a single I/O port (PORTA, B, C, D or E)** ........ 100 mA

**Note 1:** Voltage spikes below VSS at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50 to 100Ω should be used when applying a “low” level to the MCLR pin rather than pulling this pin directly to VSS.

**2:** Power Dissipation is calculated as follows: 

\[
P_{\text{dis}} = V_{\text{DD}} \times (I_{\text{DD}} - \sum I_{\text{OH}}) + \sum ((V_{\text{DD}} - V_{\text{OH}}) \times I_{\text{OH}}) + \sum (V_{\text{OL}} \times I_{\text{OL}})
\]

†NOTICE: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
FIGURE 11-1: PIC16F5X VOLTAGE-FREQUENCY GRAPH, -40°C ≤ TA ≤ +125°C

Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
11.1 DC Characteristics: PIC16F5X (Industrial)

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic/Device</th>
<th>Min.</th>
<th>Typ†</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>D001</td>
<td>VDD</td>
<td>Supply Voltage</td>
<td>2.0</td>
<td>—</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>D002</td>
<td>VRD</td>
<td>RAM Data Retention Voltage(1)</td>
<td>—</td>
<td>1.5*</td>
<td>—</td>
<td>V</td>
<td>Device in Sleep mode</td>
</tr>
<tr>
<td>D003</td>
<td>VPOR</td>
<td>VDD Start Voltage to ensure Power-on Reset</td>
<td>—</td>
<td>Vss</td>
<td>—</td>
<td>V</td>
<td>See Section 5.1 “Power-on Reset (POR)” for details on Power-on Reset</td>
</tr>
<tr>
<td>D004</td>
<td>SVDD</td>
<td>VDD Rise Rate to ensure Power-on Reset</td>
<td>0.05*</td>
<td>—</td>
<td>—</td>
<td>V/ms</td>
<td>See Section 5.1 “Power-on Reset (POR)” for details on Power-on Reset</td>
</tr>
<tr>
<td>D010</td>
<td>IDD</td>
<td>Supply Current(2)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td>170</td>
<td>350</td>
<td>μA</td>
<td></td>
<td>FOSC = 4 MHz, VDD = 2.0V, XT or RC mode(3)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td>0.4</td>
<td>1.0</td>
<td>mA</td>
<td></td>
<td>FOSC = 10 MHz, VDD = 3.0V, HS mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td>1.7</td>
<td>5.0</td>
<td>mA</td>
<td></td>
<td>FOSC = 20 MHz, VDD = 5.0V, HS mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td>15</td>
<td>22.5</td>
<td>μA</td>
<td></td>
<td>FOSC = 32 kHz, VDD = 2.0V, LP mode, WDT disabled</td>
</tr>
<tr>
<td>D020</td>
<td>IPD</td>
<td>Power-down Current(2)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td>1.0</td>
<td>6.0</td>
<td>μA</td>
<td>VDD = 2.0V, WDT enabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td>0.5</td>
<td>2.5</td>
<td>μA</td>
<td>VDD = 2.0V, WDT disabled</td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in “Typ” column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

**Note 1:** This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.

**Note 2:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature, also have an impact on the current consumption.

a) The test conditions for all IDD measurements in Active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VSS, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.

b) For standby current measurements, the conditions are the same, except that the device is in Sleep mode. The Power-down Current in Sleep mode does not depend on the oscillator type.

**Note 3:** Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in kΩ.
### 11.2 DC Characteristics: PIC16F5X (Extended)

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic/Device</th>
<th>Min.</th>
<th>Typ†</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>D001</td>
<td>VDD</td>
<td>Supply Voltage</td>
<td>2.0</td>
<td>—</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>D002</td>
<td>VDR</td>
<td>RAM Data Retention Voltage(1)</td>
<td>—</td>
<td>1.5*</td>
<td>—</td>
<td>V</td>
<td>Device in Sleep mode</td>
</tr>
<tr>
<td>D003</td>
<td>VPOR</td>
<td>Vdd Start Voltage to ensure Power-on Reset</td>
<td>—</td>
<td>Vss</td>
<td>—</td>
<td>V</td>
<td>See Section 5.1 “Power-on Reset (POR)” for details on Power-on Reset</td>
</tr>
<tr>
<td>D004</td>
<td>SVDD</td>
<td>Vdd Rise Rate to ensure Power-on Reset</td>
<td>0.05*</td>
<td>—</td>
<td>—</td>
<td>V/ms</td>
<td>See Section 5.1 “Power-on Reset (POR)” for details on Power-on Reset</td>
</tr>
<tr>
<td>D010</td>
<td>IDD</td>
<td>Supply Current(2)</td>
<td>—</td>
<td>170</td>
<td>450</td>
<td>μA</td>
<td>FOSC = 4 MHz, Vdd = 2.0V, XT or RC mode(3)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>0.4</td>
<td>2.0</td>
<td>mA</td>
<td>FOSC = 10 MHz, Vdd = 3.0V, HS mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>1.7</td>
<td>7.0</td>
<td>mA</td>
<td>FOSC = 20 MHz, Vdd = 5.0V, HS mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>15</td>
<td>40</td>
<td>μA</td>
<td>FOSC = 32 kHz, Vdd = 2.0V, LP mode, WDT disabled</td>
</tr>
<tr>
<td>D020</td>
<td>IPD</td>
<td>Power-down Current(2)</td>
<td>—</td>
<td>1.0</td>
<td>15.0</td>
<td>μA</td>
<td>Vdd = 2.0V, WDT enabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>0.5</td>
<td>8.0</td>
<td>μA</td>
<td>Vdd = 2.0V, WDT disabled</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in “Typ” column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

**Note 1:** This is the limit to which Vdd can be lowered in Sleep mode without losing RAM data.

**Note 2:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature, also have an impact on the current consumption.

- a) The test conditions for all IDD measurements in Active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to Vss, T0CKI = Vdd, MCLR = Vdd; WDT enabled/disabled as specified.
- b) For standby current measurements, the conditions are the same, except that the device is in Sleep mode. The Power-down Current in Sleep mode does not depend on the oscillator type.

**Note 3:** Does not include current through REXT. The current through the resistor can be estimated by the formula: \( I_R = \frac{V_{DD}}{2REXT} \) (mA) with REXT in kΩ.
11.3 DC Characteristics PIC16F5X

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ†</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>D030</td>
<td>VIL</td>
<td>Input Low Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I/O Ports</td>
<td>VSS</td>
<td>—</td>
<td>0.8V</td>
<td></td>
<td></td>
<td>V</td>
<td>4.5V &lt; VDD ≤ 5.5V</td>
</tr>
<tr>
<td>I/O Ports</td>
<td>VSS</td>
<td>—</td>
<td>0.15 VDD</td>
<td></td>
<td></td>
<td>V</td>
<td>VDD ≤ 4.5V</td>
</tr>
<tr>
<td>MCLR (Schmitt Trigger)</td>
<td>VSS</td>
<td>—</td>
<td>0.15 VDD</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>TOCKI (Schmitt Trigger)</td>
<td>VSS</td>
<td>—</td>
<td>0.15 VDD</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>OSC1 (Schmitt Trigger)</td>
<td>VSS</td>
<td>—</td>
<td>0.15 VDD</td>
<td></td>
<td></td>
<td>V</td>
<td>RC mode (3)</td>
</tr>
<tr>
<td>OSC1</td>
<td>VSS</td>
<td>—</td>
<td>0.3 VDD</td>
<td></td>
<td></td>
<td>V</td>
<td>HS mode</td>
</tr>
<tr>
<td></td>
<td>VSS</td>
<td>—</td>
<td>0.3</td>
<td></td>
<td></td>
<td>V</td>
<td>XT mode</td>
</tr>
<tr>
<td></td>
<td>VSS</td>
<td>—</td>
<td>0.3</td>
<td></td>
<td></td>
<td>V</td>
<td>LP mode</td>
</tr>
<tr>
<td>D040</td>
<td>VIH</td>
<td>Input High Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I/O ports</td>
<td>2.0</td>
<td>—</td>
<td>VDD</td>
<td></td>
<td></td>
<td>V</td>
<td>4.5V &lt; VDD ≤ 5.5V</td>
</tr>
<tr>
<td>I/O ports</td>
<td>0.25 VDD + 0.8</td>
<td>—</td>
<td>VDD</td>
<td></td>
<td></td>
<td>V</td>
<td>VDD ≤ 4.5V</td>
</tr>
<tr>
<td>MCLR (Schmitt Trigger)</td>
<td>0.85 VDD</td>
<td>—</td>
<td>VDD</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>TOCKI (Schmitt Trigger)</td>
<td>0.85 VDD</td>
<td>—</td>
<td>VDD</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>OSC1 (Schmitt Trigger)</td>
<td>0.85 VDD</td>
<td>—</td>
<td>VDD</td>
<td></td>
<td></td>
<td>V</td>
<td>RC mode (3)</td>
</tr>
<tr>
<td>OSC1</td>
<td>0.7 VDD</td>
<td>—</td>
<td>VDD</td>
<td></td>
<td></td>
<td>V</td>
<td>HS mode</td>
</tr>
<tr>
<td></td>
<td>1.6</td>
<td>—</td>
<td>VDD</td>
<td></td>
<td></td>
<td>V</td>
<td>XT mode</td>
</tr>
<tr>
<td></td>
<td>1.6</td>
<td>—</td>
<td>VDD</td>
<td></td>
<td></td>
<td>V</td>
<td>LP mode</td>
</tr>
<tr>
<td>D060</td>
<td>IIL</td>
<td>Input Leakage Current (1, 2)</td>
<td></td>
<td>±1.0</td>
<td></td>
<td>μA</td>
<td>VSS ≤ VPIN ≤ VDD, pin at high-impedance</td>
</tr>
<tr>
<td>I/O ports</td>
<td>—</td>
<td>—</td>
<td>±1.0</td>
<td></td>
<td></td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td>MCLR</td>
<td>—</td>
<td>—</td>
<td>±5.0</td>
<td></td>
<td></td>
<td>μA</td>
<td>VSS ≤ VPIN ≤ VDD</td>
</tr>
<tr>
<td>TOCKI</td>
<td>—</td>
<td>—</td>
<td>±5.0</td>
<td></td>
<td></td>
<td>μA</td>
<td>VSS ≤ VPIN ≤ VDD</td>
</tr>
<tr>
<td>OSC1</td>
<td>—</td>
<td>—</td>
<td>±5.0</td>
<td></td>
<td></td>
<td>μA</td>
<td>VSS ≤ VPIN ≤ VDD, XT, HS and LP modes</td>
</tr>
<tr>
<td>D080, D083</td>
<td>VOL</td>
<td>Output Low Voltage</td>
<td></td>
<td>0.6</td>
<td></td>
<td>V</td>
<td>IOL = 8.5 mA, VDD = 4.5V</td>
</tr>
<tr>
<td>I/O ports</td>
<td>—</td>
<td>—</td>
<td>0.6</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>OSC2/CLKOUT (RC mode)</td>
<td>—</td>
<td>—</td>
<td>0.6</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td></td>
<td></td>
<td></td>
<td>IOL = 1.6 mA, VDD = 4.5V</td>
<td></td>
</tr>
<tr>
<td>D090, D092</td>
<td>VOH</td>
<td>Output High Voltage (2)</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>I/O ports (2)</td>
<td>VDD – 0.7</td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
<td>V</td>
<td>IOH = -3.0 mA, VDD = 4.5V</td>
</tr>
<tr>
<td>OSC2/CLKOUT (RC mode)</td>
<td>VDD – 0.7</td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td></td>
<td></td>
<td></td>
<td>IOH = -1.3 mA, VDD = 4.5V</td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

Note 1: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.

2: Negative current is defined as coming out of the pin.

3: For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16F5X be driven with external clock in RC mode.
### 11.4 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS
2. TppS

<table>
<thead>
<tr>
<th>T</th>
<th>F</th>
<th>Frequency</th>
<th>T</th>
<th>Time</th>
</tr>
</thead>
</table>

Lowercase letters (pp) and their meanings:

<table>
<thead>
<tr>
<th>pp</th>
<th>2 to</th>
<th>mc MCLR</th>
</tr>
</thead>
<tbody>
<tr>
<td>ck</td>
<td>CLKOUT</td>
<td>osc oscillator</td>
</tr>
<tr>
<td>cy</td>
<td>cycle time</td>
<td>os OSC1</td>
</tr>
<tr>
<td>drt</td>
<td>device reset timer</td>
<td>t0 T0CKI</td>
</tr>
<tr>
<td>io</td>
<td>I/O port</td>
<td>wdt watchdog timer</td>
</tr>
</tbody>
</table>

Uppercase letters and their meanings:

<table>
<thead>
<tr>
<th>S</th>
<th>F</th>
<th>Fall</th>
<th>P</th>
<th>Period</th>
</tr>
</thead>
<tbody>
<tr>
<td>H</td>
<td>High</td>
<td>R</td>
<td>Rise</td>
<td></td>
</tr>
<tr>
<td>I</td>
<td>Invalid (High-impedance)</td>
<td>V</td>
<td>Valid</td>
<td></td>
</tr>
<tr>
<td>L</td>
<td>Low</td>
<td>Z</td>
<td>High-impedance</td>
<td></td>
</tr>
</tbody>
</table>

**FIGURE 11-2:** LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS – PIC16F5X

Pin \( \square \)

Legend:

CL = 50 pF for all pins and OSC2 for RC mode

0-15 pF for OSC2 in XT, HS or LP modes when external clock is used to drive OSC1

### 11.5 Timing Diagrams and Specifications

**FIGURE 11-3:** EXTERNAL CLOCK TIMING

Pin C

Legend:

Q4 Q1 Q2 Q3 Q4 Q1

OSC1

CLKOUT

Legend:

1

3

4

2
**TABLE 11-1: EXTERNAL CLOCK TIMING REQUIREMENTS**

<table>
<thead>
<tr>
<th>Parameter No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ†</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Fosc</td>
<td>External CLKin Frequency(1)</td>
<td>DC</td>
<td>—</td>
<td>4.0</td>
<td>MHz</td>
<td>XT Osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>DC</td>
<td>—</td>
<td>20</td>
<td>MHz</td>
<td>HS Osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>DC</td>
<td>—</td>
<td>200</td>
<td>kHz</td>
<td>LP Osc mode</td>
</tr>
<tr>
<td></td>
<td>Osc</td>
<td>Oscillator Frequency(1)</td>
<td>DC</td>
<td>—</td>
<td>4.0</td>
<td>MHz</td>
<td>RC Osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0.1</td>
<td>—</td>
<td>4.0</td>
<td>MHz</td>
<td>XT Osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4.0</td>
<td>—</td>
<td>20</td>
<td>MHz</td>
<td>HS Osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5.0</td>
<td>—</td>
<td>200</td>
<td>kHz</td>
<td>LP Osc mode</td>
</tr>
<tr>
<td></td>
<td>Tosc</td>
<td>External CLKin Period(1)</td>
<td>250</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>XT Osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>50</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>HS Osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5.0</td>
<td>—</td>
<td>—</td>
<td>μs</td>
<td>LP Osc mode</td>
</tr>
<tr>
<td></td>
<td>Osc</td>
<td>Oscillator Period(1)</td>
<td>250</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>RC Osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>250</td>
<td>—</td>
<td>10,000</td>
<td>ns</td>
<td>XT Osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>50</td>
<td>—</td>
<td>250</td>
<td>ns</td>
<td>HS Osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5.0</td>
<td>—</td>
<td>—</td>
<td>μs</td>
<td>LP Osc mode</td>
</tr>
<tr>
<td></td>
<td>Tcy</td>
<td>Instruction Cycle Time(2)</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>4/Fosc</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption.

When an external clock input is used, the “max” cycle time limit is “DC” (no clock) for all devices.

**Note 2:** Instruction cycle period (Tcy) equals four times the input oscillator time base period.
TABLE 11-2: CLKOUT AND I/O TIMING REQUIREMENTS – PIC16F5X

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ†</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>TosH2ckL</td>
<td>OSC1↑ to CLKOUT↓</td>
<td></td>
<td>15</td>
<td>30**</td>
<td>ns</td>
</tr>
<tr>
<td>11</td>
<td>TosH2ckH</td>
<td>OSC1↑ to CLKOUT↑</td>
<td></td>
<td>15</td>
<td>30**</td>
<td>ns</td>
</tr>
<tr>
<td>12</td>
<td>TckR</td>
<td>CLKOUT rise time↑</td>
<td></td>
<td>5.0</td>
<td>15**</td>
<td>ns</td>
</tr>
<tr>
<td>13</td>
<td>TckF</td>
<td>CLKOUT fall time↑</td>
<td></td>
<td>5.0</td>
<td>15**</td>
<td>ns</td>
</tr>
<tr>
<td>14</td>
<td>TckL2IoV</td>
<td>CLKOUT↑ to Port out valid↑</td>
<td></td>
<td>—</td>
<td>40**</td>
<td>ns</td>
</tr>
<tr>
<td>15</td>
<td>TioV2ckH</td>
<td>Port in valid before CLKOUT↑↑</td>
<td>0.25 TCY+30*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>16</td>
<td>TckH2ioI</td>
<td>Port in hold after CLKOUT↑↑</td>
<td>0*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>17</td>
<td>TosH2ioV</td>
<td>OSC1↑ (Q1 cycle) to Port out valid↑</td>
<td></td>
<td>—</td>
<td>100*</td>
<td>ns</td>
</tr>
<tr>
<td>18</td>
<td>TosH2ioI</td>
<td>OSC1↑ (Q2 cycle) to Port input invalid (I/O in hold time)</td>
<td>TBD</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>19</td>
<td>TioV2osH</td>
<td>Port input valid to OSC1↑</td>
<td>TBD</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>20</td>
<td>TioR</td>
<td>Port output rise time↑</td>
<td></td>
<td>10</td>
<td>25**</td>
<td>ns</td>
</tr>
<tr>
<td>20</td>
<td>TioR</td>
<td>Port output rise time↑</td>
<td></td>
<td>10</td>
<td>50**</td>
<td>ns</td>
</tr>
<tr>
<td>21</td>
<td>TioF</td>
<td>Port output fall time↑</td>
<td></td>
<td>10</td>
<td>25**</td>
<td>ns</td>
</tr>
<tr>
<td>21</td>
<td>TioF</td>
<td>Port output fall time↑</td>
<td></td>
<td>10</td>
<td>50**</td>
<td>ns</td>
</tr>
</tbody>
</table>

Legend: TBD = To Be Determined.
* These parameters are characterized but not tested.
** These parameters are design targets and are not tested. No characterization data available at this time.
† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Measurements are taken in RC mode where CLKOUT output is 4 x Tosc.
2: Please refer to Figure 11-2 for load conditions.
3: PIC16F54/57 only.
4: PIC16F59 only.
TABLE 11-3: RESET, WATCHDOG TIMER AND DEVICE RESET TIMER — PIC16F5X

<table>
<thead>
<tr>
<th>Param No</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ†</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>30</td>
<td>Tmcl</td>
<td>MCLR Pulse Width (low)</td>
<td>2000*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>VDD = 5.0V</td>
</tr>
<tr>
<td>31</td>
<td>Twdt</td>
<td>Watchdog Timer Time-out Period</td>
<td>9.0*</td>
<td>18*</td>
<td>30*</td>
<td>ms</td>
<td>VDD = 5.0V (industrial)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(No Prescaler)</td>
<td>9.0*</td>
<td>18*</td>
<td>30*</td>
<td>ms</td>
<td>VDD = 5.0V (extended)</td>
</tr>
<tr>
<td>32</td>
<td>Tdrt</td>
<td>Device Reset Timer Period</td>
<td>9.0*</td>
<td>18*</td>
<td>30*</td>
<td>ms</td>
<td>VDD = 5.0V (industrial)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>9.0*</td>
<td>18*</td>
<td>30*</td>
<td>ms</td>
<td>VDD = 5.0V (extended)</td>
</tr>
<tr>
<td>34</td>
<td>Tioz</td>
<td>I/O high-impedance from MCLR Low</td>
<td>100*</td>
<td>300*</td>
<td>2000*</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Please refer to Figure 11-2 for load conditions.
**FIGURE 11-6: TIMER0 CLOCK TIMINGS – PIC16F5X**

![Diagram of Timer0 Clock Timings]

**Note:** Please refer to Figure 11-2 for load conditions.

### TABLE 11-4: TIMER0 CLOCK REQUIREMENTS – PIC16F5X

<table>
<thead>
<tr>
<th>AC CHARACTERISTICS</th>
<th>Standard Operating Conditions (unless otherwise specified)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Operating Temperature -40°C ≤ TA ≤ +85°C for industrial</td>
</tr>
<tr>
<td></td>
<td>-40°C ≤ TA ≤ +125°C for extended</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ†</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>40</td>
<td>T0H</td>
<td>T0CKI High Pulse Width:</td>
<td>0.5 TCY + 20*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>No Prescaler</td>
<td></td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>With Prescaler</td>
<td>10*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>41</td>
<td>T0L</td>
<td>T0CKI Low Pulse Width:</td>
<td>0.5 TCY + 20*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>No Prescaler</td>
<td></td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>With Prescaler</td>
<td>10*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>42</td>
<td>T0P</td>
<td>T0CKI Period</td>
<td>20 or TCY + 40* N</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in the Typical (“Typ”) column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
12.0 PACKAGING INFORMATION

12.1 Package Marketing Information

Legend:  
XX...X  Customer-specific information  
Y       Year code (last digit of calendar year)  
YY      Year code (last 2 digits of calendar year)  
WW      Week code (week of January 1 is week ‘01’)  
NNN     Alphanumeric traceability code  
\[ e^3 \]  Pb-free JEDEC designator for Matte Tin (Sn)  
*       This package is Pb-free. The Pb-free JEDEC designator (\[ e^3 \]) can be found on the outer packaging for this package.

Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

* Standard PIC device marking consists of Microchip part number, year code, week code, and traceability code. For PIC device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.
PIC16F5X

Package Marking Information (Continued)

28-Lead SOIC

Example

PIC16F57
-E/SS (e3)
0718CDK

28-Lead SSOP

Example

PIC16F57
-E/SS (e3)
0725CBK

28-Lead SPDIP (.300")

Example

PIC16F57
-I/P (e3)
0717HAT

40-Lead PDIP (.600")

Example

PIC16F59
-I/P (e3)
0712SAA

44-Lead TQFP

Example

PIC16F59
-04/PT (e3)
0711HAT
18-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Notes:**
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic.
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010” per side.
4. Dimensioning and tolerancing per ASME Y14.5M.
   - **BSC:** Basic Dimension. Theoretically exact value shown without tolerances.

---

Microchip Technology Drawing C04-007B
18-Lead Plastic Small Outline (SO) – Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at [http://www.microchip.com/packaging](http://www.microchip.com/packaging)

**Units** | **MILLIMETERS**
---|---
**Dimension Limits** | **MIN** | **NOM** | **MAX**
Number of Pins | N | 18 |
Pitch | e | 1.27 BSC |
Overall Height | A | – | – | 2.65 |
Molded Package Thickness | A2 | 2.05 | – | – |
Standoff § | A1 | 0.10 | – | 0.30 |
Overall Width | E | 10.30 BSC |
Molded Package Width | E1 | 7.50 BSC |
Overall Length | D | 11.55 BSC |
Chamfer (optional) | h | 0.25 | – | 0.75 |
Foot Length | L | 0.40 | – | 1.27 |
Footprint | L1 | 1.40 REF |
Foot Angle | φ | 0° | – | 8° |
Lead Thickness | c | 0.20 | – | 0.33 |
Lead Width | b | 0.31 | – | 0.51 |
Mold Draft Angle Top | α | 5° | – | 15° |
Mold Draft Angle Bottom | β | 5° | – | 15° |

**Notes:**
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic.
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-051B
20-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.
3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
</tr>
<tr>
<td>Foot Angle</td>
<td>φ</td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
</tr>
</tbody>
</table>

Microchip Technology Drawing C04-072B
28-Lead Skinny Plastic Dual In-Line (SP) – 300 mil Body [SPDIP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic.
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
4. Dimensioning and tolerancing per ASME Y14.5M.
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.

<table>
<thead>
<tr>
<th>Units</th>
<th>INCHES</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Top to Seating Plane</td>
<td>A</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
</tr>
<tr>
<td>Base to Seating Plane</td>
<td>A1</td>
</tr>
<tr>
<td>Shoulder to Shoulder Width</td>
<td>E</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Tip to Seating Plane</td>
<td>L</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
</tr>
<tr>
<td>Upper Lead Width</td>
<td>b1</td>
</tr>
<tr>
<td>Lower Lead Width</td>
<td>b</td>
</tr>
<tr>
<td>Overall Row Spacing §</td>
<td>eB</td>
</tr>
</tbody>
</table>

Microchip Technology Drawing C04-070B
## 28-Lead Plastic Dual In-Line (P) – 600 mil Body [PDIP]

**Notes:**

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic.
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010” per side.
4. Dimensioning and tolerancing per ASME Y14.5M.

**BSC:** Basic Dimension. Theoretically exact value shown without tolerances.

<table>
<thead>
<tr>
<th>Units</th>
<th>INCHES</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Top to Seating Plane</td>
<td>A</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
</tr>
<tr>
<td>Base to Seating Plane</td>
<td>A1</td>
</tr>
<tr>
<td>Shoulder to Shoulder Width</td>
<td>E</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Tip to Seating Plane</td>
<td>L</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
</tr>
<tr>
<td>Upper Lead Width</td>
<td>b1</td>
</tr>
<tr>
<td>Lower Lead Width</td>
<td>b</td>
</tr>
<tr>
<td>Overall Row Spacing §</td>
<td>eB</td>
</tr>
</tbody>
</table>

Microchip Technology Drawing C04-079B
28-Lead Plastic Small Outline (SO) – Wide, 7.50 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension</td>
<td>LIMITS</td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
</tr>
<tr>
<td>Standoff §</td>
<td>A1</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Chamfer (optional)</td>
<td>h</td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
</tr>
<tr>
<td>Foot Angle Top</td>
<td>φ</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
</tr>
<tr>
<td>Mold Draft Angle Top</td>
<td>α</td>
</tr>
<tr>
<td>Mold Draft Angle Bottom</td>
<td>β</td>
</tr>
</tbody>
</table>

Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic.
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-052B
28-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.
3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
<th>Dimension Limits</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of Pins</td>
<td>N</td>
<td>28</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
<td>0.65 BSC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
<td>–</td>
<td>–</td>
<td>2.00</td>
<td></td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
<td>1.65</td>
<td>1.75</td>
<td>1.85</td>
<td></td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
<td>0.05</td>
<td>–</td>
<td>–</td>
<td></td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
<td>7.40</td>
<td>7.80</td>
<td>8.20</td>
<td></td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
<td>5.00</td>
<td>5.30</td>
<td>5.60</td>
<td></td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
<td>9.90</td>
<td>10.20</td>
<td>10.50</td>
<td></td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
<td>0.55</td>
<td>0.75</td>
<td>0.95</td>
<td></td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
<td>–</td>
<td>1.25 REF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
<td>0.09</td>
<td>–</td>
<td>0.25</td>
<td></td>
</tr>
<tr>
<td>Foot Angle</td>
<td>φ</td>
<td>0°</td>
<td>4°</td>
<td>8°</td>
<td></td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
<td>0.22</td>
<td>–</td>
<td>0.38</td>
<td></td>
</tr>
</tbody>
</table>

Microchip Technology Drawing C04-073B
40-Lead Plastic Dual In-Line (P) – 600 mil Body [PDIP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

Units | INCHES
--- | ---
Dimension Limits | MIN | NOM | MAX
Number of Pins | N | 40
Pitch | e | .100 BSC
Top to Seating Plane | A | – | – | .250
Molded Package Thickness | A2 | .125 | – | .195
Base to Seating Plane | A1 | .015 | – | –
Shoulder to Shoulder Width | E | .590 | – | .625
Molded Package Width | E1 | .485 | – | .580
Overall Length | D | 1.980 | – | 2.095
Tip to Seating Plane | L | .115 | – | .200
Lead Thickness | c | .008 | – | .015
Upper Lead Width | b1 | .030 | – | .070
Lower Lead Width | b | .014 | – | .023
Overall Row Spacing § | eB | – | – | .700

Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic.
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010” per side.
4. Dimensioning and tolerancing per ASME Y14.5M.
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-016B
44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm Footprint [TQFP]

**Notes:**
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Chamfers at corners are optional; size may vary.
3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.
4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Number of Leads</td>
<td>N</td>
</tr>
<tr>
<td>Lead Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
</tr>
<tr>
<td>Foot Angle</td>
<td>φ</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
</tr>
<tr>
<td>Molded Package Length</td>
<td>D1</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
</tr>
<tr>
<td>Mold Draft Angle Top</td>
<td>α</td>
</tr>
<tr>
<td>Mold Draft Angle Bottom</td>
<td>β</td>
</tr>
</tbody>
</table>

Microchip Technology Drawing C04-076B
APPENDIX A: DATA SHEET

REVISION HISTORY

Revision D (04/2007)

Changed PICmicro to PIC; Replaced Dev. Tool Section; Updated Package Marking Information and replaced Package Drawings (Rev. AP)
<table>
<thead>
<tr>
<th>Section</th>
<th>Page Numbers</th>
</tr>
</thead>
<tbody>
<tr>
<td>PD bit</td>
<td>17, 23</td>
</tr>
<tr>
<td>PICSTART Plus Development Programmer</td>
<td>56</td>
</tr>
<tr>
<td>Pinout Description - PIC16F54</td>
<td>9</td>
</tr>
<tr>
<td>Pinout Description - PIC16F57</td>
<td>10</td>
</tr>
<tr>
<td>Pinout Description - PIC16F59</td>
<td>11</td>
</tr>
<tr>
<td>PORTA Value on Reset</td>
<td>24</td>
</tr>
<tr>
<td>PORTB Value on Reset</td>
<td>24</td>
</tr>
<tr>
<td>PORTC Value on Reset</td>
<td>24</td>
</tr>
<tr>
<td>PORTD Value on Reset</td>
<td>24</td>
</tr>
<tr>
<td>PORTE Value on Reset</td>
<td>24</td>
</tr>
<tr>
<td>Power-down Mode</td>
<td>39</td>
</tr>
<tr>
<td>Power-on Reset (POR)</td>
<td>25</td>
</tr>
<tr>
<td>Register values on Reset</td>
<td>24</td>
</tr>
<tr>
<td>Prescaler</td>
<td>35</td>
</tr>
<tr>
<td>Program Counter</td>
<td>19</td>
</tr>
<tr>
<td>Program Memory Organization</td>
<td>13</td>
</tr>
<tr>
<td>Program Verification/Code Protection</td>
<td>39</td>
</tr>
<tr>
<td>Q cycles</td>
<td>12</td>
</tr>
<tr>
<td>RC Oscillator</td>
<td>22</td>
</tr>
<tr>
<td>Reader Response</td>
<td>84</td>
</tr>
<tr>
<td>Read-Modify-Write</td>
<td>31</td>
</tr>
<tr>
<td>Register File Map</td>
<td></td>
</tr>
<tr>
<td>PIC16F54</td>
<td>14</td>
</tr>
<tr>
<td>PIC16F57</td>
<td>14</td>
</tr>
<tr>
<td>PIC16F59</td>
<td>15</td>
</tr>
<tr>
<td>Registers</td>
<td></td>
</tr>
<tr>
<td>Special Function Value on Reset</td>
<td>24</td>
</tr>
<tr>
<td>Reset</td>
<td>23</td>
</tr>
<tr>
<td>Reset on Brown-out</td>
<td>27</td>
</tr>
<tr>
<td>RETLW</td>
<td>49</td>
</tr>
<tr>
<td>RLF</td>
<td>50</td>
</tr>
<tr>
<td>RRF</td>
<td>50</td>
</tr>
<tr>
<td>Sleep</td>
<td>37, 39, 50</td>
</tr>
<tr>
<td>Software Simulator (MPLAB SIM)</td>
<td>54</td>
</tr>
<tr>
<td>Special Features of the CPU</td>
<td>37</td>
</tr>
<tr>
<td>Special Function Registers</td>
<td>16</td>
</tr>
<tr>
<td>Stack</td>
<td>20</td>
</tr>
<tr>
<td>STATUS Register Value on Reset</td>
<td>24</td>
</tr>
<tr>
<td>SUBWF</td>
<td>51</td>
</tr>
<tr>
<td>SWAPF</td>
<td>51</td>
</tr>
<tr>
<td>T</td>
<td></td>
</tr>
<tr>
<td>Timer0</td>
<td></td>
</tr>
<tr>
<td>Switching Prescaler Assignment</td>
<td>36</td>
</tr>
<tr>
<td>Timer0 (TMR0) Module</td>
<td>33</td>
</tr>
<tr>
<td>TMR0 register - Value on Reset</td>
<td>24</td>
</tr>
<tr>
<td>TMR0 with External Clock</td>
<td>35</td>
</tr>
<tr>
<td>Timing Diagrams and Specifications</td>
<td>63</td>
</tr>
<tr>
<td>Timing Parameter Symbology and Load Conditions</td>
<td>63</td>
</tr>
<tr>
<td>TO bit</td>
<td></td>
</tr>
<tr>
<td>TRIS</td>
<td>51</td>
</tr>
<tr>
<td>TRIS Registers Value on Reset</td>
<td>29</td>
</tr>
<tr>
<td>Value on Reset</td>
<td>24</td>
</tr>
<tr>
<td>W</td>
<td></td>
</tr>
<tr>
<td>W Register Value on Reset</td>
<td>24</td>
</tr>
<tr>
<td>Wake-up from Sleep</td>
<td>23, 39</td>
</tr>
<tr>
<td>Watchdog Timer (WDT)</td>
<td>37, 38</td>
</tr>
<tr>
<td>Period</td>
<td>38</td>
</tr>
<tr>
<td>Programming Considerations</td>
<td>38</td>
</tr>
<tr>
<td>Register Values on Reset</td>
<td>24</td>
</tr>
<tr>
<td>WWW Address</td>
<td>83</td>
</tr>
<tr>
<td>WWW, On-Line Support</td>
<td>3</td>
</tr>
<tr>
<td>X</td>
<td></td>
</tr>
<tr>
<td>XORLW</td>
<td>52</td>
</tr>
<tr>
<td>XORWF</td>
<td>52</td>
</tr>
<tr>
<td>Z</td>
<td></td>
</tr>
<tr>
<td>Zero (Z) bit</td>
<td>7, 17</td>
</tr>
</tbody>
</table>
THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

• **Product Support** – Data sheets and errata, application notes and sample programs, design resources, user’s guides and hardware support documents, latest software releases and archived software
• **General Technical Support** – Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
• **Business of Microchip** – Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip’s customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

CUSTOMER SUPPORT

Users of Microchip products can receive assistance through several channels:

• Distributor or Representative
• Local Sales Office
• Field Application Engineer (FAE)
• Technical Support
• Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com
READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

To: Technical Publications Manager 
RE: Reader Response 

From: Name _________________________________ 
Company ________________________________ 
Address ____________________________________ 
City / State / ZIP / Country ____________________________ 
Telephone: (_____) _________ - _________ 
FAX: (_____) _________ - _________ 

Application (optional): ____________________________ 

Would you like a reply? Y N 

Device: PIC16F5X 
Literature Number: DS41213D 

Questions: 

1. What are the best features of this document? 

__________________________________________________________________________ 

2. How does this document meet your hardware and software development needs? 

__________________________________________________________________________ 

3. Do you find the organization of this document easy to follow? If not, why? 

__________________________________________________________________________ 

4. What additions to the document do you think would enhance the structure and subject? 

__________________________________________________________________________ 

5. What deletions from the document could be made without affecting the overall usefulness? 

__________________________________________________________________________ 

6. Is there any incorrect or misleading information (what and where)? 

__________________________________________________________________________ 

7. How would you improve this document? 

__________________________________________________________________________
### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

<table>
<thead>
<tr>
<th>PART NO. X</th>
<th>Temperature Range</th>
<th>Package</th>
<th>Pattern</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PIC16F54</td>
<td>– VDD range 2.0V to 5.5V</td>
<td>SOIC</td>
<td></td>
</tr>
<tr>
<td>PIC16F54T(1)</td>
<td>– VDD range 2.0V to 5.5V</td>
<td>SSOP</td>
<td></td>
</tr>
<tr>
<td>PIC16F57</td>
<td>– VDD range 2.0V to 5.5V</td>
<td>PDIP</td>
<td></td>
</tr>
<tr>
<td>PIC16F57T(1)</td>
<td>– VDD range 2.0V to 5.5V</td>
<td>TQFP</td>
<td></td>
</tr>
</tbody>
</table>

**Temperature Range**
- I = -40°C to +85°C (Industrial)
- E = -40°C to +125°C (Extended)

**Package**
- SO = SOIC
- SS = SSOP
- P = PDIP
- SP = Skinny Plastic DIP (SPDIP)(2)
- SOG = SOIC (Pb-free)
- SSG = SOIC (Pb-free)
- PG = SOIC (Pb-free)
- SPG = SOIC (Pb-free)

**Pattern**
- QTP, SQTP, Code or Special Requirements (blank otherwise)

---

**Examples:**

a) PIC16F54–I/P = Industrial temp, PDIP package
b) PIC16F54T–I/SSG = Industrial temp, SSOP package (Pb-free), tape and reel
c) PIC16F57–E/SP6 = Extended temp, Skinny Plastic DIP package (Pb-free)
d) PIC16F57T–E/SS = Extended temp, SSOP package, tape and reel
e) PIC16F54–I/SOG = Industrial temp, SOIC package (Pb-free)

**Note 1:** T = in tape and reel SOIC and SSOP packages only.
**Note 2:** PIC16F57 only

---

<table>
<thead>
<tr>
<th>PART NO. X</th>
<th>Temperature Range</th>
<th>Package</th>
<th>Pattern</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PIC16F59</td>
<td>– VDD range 2.0V to 5.5V</td>
<td>PDIP</td>
<td></td>
</tr>
<tr>
<td>PIC16F59T(1)</td>
<td>– VDD range 2.0V to 5.5V</td>
<td>TQFP</td>
<td></td>
</tr>
</tbody>
</table>

**Temperature Range**
- I = -40°C to +85°C (Industrial)
- E = -40°C to +125°C (Extended)

**Package**
- P = PDIP
- PT = TQFP

**Pattern**
- QTP, SQTP, Code or Special Requirements (blank otherwise)

**Examples:**

a) PIC16F59–I/P = Industrial temp, PDIP package (Pb-free)
b) PIC16F59T–I/PT = Industrial temp, TQFP package (Pb-free), tape and reel.

**Note 1:** T = in tape and reel TQFP packages only.