Section 8. Interrupts

HIGHLIGHTS

This section of the manual contains the following topics:

8.1 Introduction ................................................................................................................ 8-2
8.2 Non-Maskable Traps................................................................................................. 8-5
8.3 Interrupt Processing Timing..................................................................................... 8-9
8.4 Interrupt Control and Status Registers................................................................. 8-12
8.5 Interrupt Setup Procedures..................................................................................... 8-20
8.6 Register Maps........................................................................................................... 8-21
8.7 Design Tips .............................................................................................................. 8-23
8.8 Related Application Notes..................................................................................... 8-24
8.9 Revision History .................................................................................................... 8-25
8.1 INTRODUCTION

The PIC24F interrupt controller module reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the PIC24F CPU and has the following features:

- Up to 8 processor exceptions and software traps
- 7 user-selectable priority levels
- Interrupt Vector Table (IVT) with up to 118 vectors
- A unique vector for each interrupt or exception source
- Fixed priority within a specified user priority level
- Alternate Interrupt Vector Table (AIVT) for debug support
- Fixed interrupt entry and return latencies

8.1.1 Interrupt Vector Table

The Interrupt Vector Table (IVT) resides in program memory, starting at location 0x000004. The IVT contains 126 vectors, consisting of 8 non-maskable trap vectors, plus up to 118 sources of interrupt. Trap vector details are summarized in Table 8-1. In general, each interrupt source has its own vector. Each interrupt vector contains a 24-bit wide address. The value programmed into each interrupt vector location is the starting address of the associated Interrupt Service Routine (ISR).

8.1.2 Alternate Interrupt Vector Table

The Alternate Interrupt Vector Table (AIVT) is located after the IVT, as shown in Figure 8-1. Access to the AIVT is provided by the ALTIVT control bit (INTCON2<15>). If the ALTIVT bit is set, all interrupt and exception processes will use the alternate vectors instead of the default vectors. The alternate vectors are organized in the same manner as the default vectors.

The AIVT supports emulation and debugging efforts by providing a means to switch between an application and a support environment without requiring the interrupt vectors to be reprogrammed. Sometimes a system may have two applications — a bootloader application and a main application. In this scenario, the bootloader can use one set of vectors and the main application can use the other set.

This feature also enables switching between applications for evaluation of different software algorithms at run time. If the AIVT is not needed, the AIVT should be programmed with the same addresses used in the IVT.

8.1.3 Reset Sequence

A device Reset is not a true exception because the interrupt controller is not involved in the Reset process. The PIC24F device clears its registers in response to a Reset which forces the PC to zero. The processor then begins program execution at location 0x000000. The user programs a GOTO instruction at the Reset address, which redirects program execution to the appropriate start-up routine. Refer to Section 7. “Reset” for more information on Resets.

Note: Any unimplemented or unused vector locations in the IVT and AIVT should be programmed with the address of a default interrupt handler routine that contains a RESET instruction.
Figure 8-1: Interrupt Vector Table

<table>
<thead>
<tr>
<th>Vector Number</th>
<th>IVT Address</th>
<th>AIVT Address</th>
<th>Trap Source</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x000000</td>
<td>0x000004</td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>0x000002</td>
<td></td>
<td>Oscillator Failure</td>
</tr>
<tr>
<td>2</td>
<td>0x000004</td>
<td></td>
<td>Address Error</td>
</tr>
<tr>
<td>3</td>
<td>0x000006</td>
<td></td>
<td>Stack Error</td>
</tr>
<tr>
<td>4</td>
<td>0x000008</td>
<td></td>
<td>Math Error</td>
</tr>
<tr>
<td>5</td>
<td>0x00000A</td>
<td>0x00010A</td>
<td>Reserved</td>
</tr>
<tr>
<td>6</td>
<td>0x00000C</td>
<td>0x00010C</td>
<td>Reserved</td>
</tr>
<tr>
<td>7</td>
<td>0x00000E</td>
<td>0x000110</td>
<td>Reserved</td>
</tr>
<tr>
<td>8</td>
<td>0x000010</td>
<td>0x000112</td>
<td>Reserved</td>
</tr>
<tr>
<td>9</td>
<td>0x000012</td>
<td>0x000114</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Table 8-1: Trap Vector Details

See Table 8-1 for Trap Vector Details.
8.1.4 CPU Priority Status

The CPU can operate at one of sixteen priority levels, 0-15. An interrupt or trap source must have a priority level greater than the current CPU priority in order to initiate an exception process. Peripheral and external interrupt sources can be programmed for levels 0-7, while CPU priority levels 8-15 are reserved for trap sources. A trap is a non-maskable interrupt source intended to detect hardware and software problems (see Section 8.2 “Non-Maskable Traps”). The priority level for each trap source is fixed and only one trap is assigned to a priority level. Note that an interrupt source programmed to priority level 0 is effectively disabled, since it can never be greater than the CPU priority.

The current CPU priority level is indicated by the following four status bits:

- IPL<2:0> status bits located in SR<7:5>
- IPL3 status bit located in CORCON<3>

The IPL<2:0> status bits are readable and writable, so the user may modify these bits to disable all sources of interrupts below a given priority level. If IPL<2:0> = 111, for example, the CPU would not be interrupted by any source with a programmed priority level of 0, 1, 2 or 3.

Trap events have higher priority (8-15) than any user interrupt source. When the IPL3 bit is set, a trap event is in progress. The IPL3 bit can be cleared, but not set by the user. In some applications, it may be desirable to clear the IPL3 bit when a trap has occurred and branch to an instruction other than the instruction after the one that originally caused the trap to occur.

All user interrupt sources can be disabled by setting IPL<2:0> = 111.

Note: The IPL<2:0> bits become read-only bits when interrupt nesting is disabled. See Section 8.2.4.2 “Interrupt Nesting” for more information.

8.1.5 Interrupt Priority

Each peripheral interrupt source can be assigned to one of seven priority levels. The user-assignable interrupt priority control bits for each individual interrupt are located in the Least Significant 3 bits of each nibble within the IPCn register(s). Bit 3 of each nibble is not used and is read as ’0’. These bits define the priority level assigned to a particular interrupt. The usable priority levels start at level 1 as the lowest priority and level 7 as the highest priority. If the IPCn bits associated with an interrupt source are all cleared, then the interrupt source is effectively disabled.

Note: At a device Reset, the IPCn registers are initialized such that all user interrupt sources are assigned to priority level 4.

Since more than one interrupt request source may be assigned to a specific priority level, a means is provided to resolve priority conflicts within a given user-assigned level. Each source of interrupt has a natural order priority based on its location in the IVT. The lower numbered interrupt vectors have higher natural priority, while the higher numbered vectors have lower natural priority. For example, Interrupt Vector 0 is of the highest natural priority and Interrupt Vector 117 is of the lowest natural priority. The overall priority level for any pending source of interrupt is determined first by the user-assigned priority of that source in the IPCn register, then by the natural order priority within the IVT.

Natural order priority is used only to resolve conflicts between simultaneous pending interrupts with the same user-assigned priority level. Once the priority conflict is resolved and the exception process begins, the CPU can only be interrupted by a source with higher user-assigned priority. Interrupts with the same user-assigned priority, but a higher natural order priority, that become pending after the exception process begins will remain pending until the current exception process completes.

The ability for the user to assign each interrupt source to one of seven priority levels means that the user can give an interrupt with a low natural order priority a very high overall priority level. For example, the Interrupt Vector 0 may be assigned to priority level 1, thus giving it a very low effective priority.

Note: This document explains the generic interrupt structure. Refer to the specific device data sheet for the peripherals and sources of each interrupt.
Section 8. Interrupts

8.2 NON-MASKABLE TRAPS

Traps can be considered as non-maskable, nestable interrupts which adhere to a fixed priority structure. Traps are intended to provide the user a means to correct erroneous operation during debug and when operating within the application. If the user does not intend to take corrective action in the event of a trap error condition, these vectors must be loaded with the address of a software routine that will reset the device. Otherwise, the trap vector is programmed with the address of a service routine that will correct the trap condition.

The PIC24F has four implemented sources of non-maskable traps:

- Oscillator Failure Trap
- Stack Error Trap
- Address Error Trap
- Arithmetic Error Trap

The instruction that caused the trap is allowed to complete before exception processing begins. Therefore, the user may have to correct the action of the instruction that caused the trap.

Each trap source has a fixed priority as defined by its position in the IVT. An oscillator failure trap has the highest priority, while an arithmetic error trap has the lowest priority (see Figure 8-1). In addition, trap sources are classified into two distinct categories: ‘Hard’ traps and ‘Soft’ traps.

8.2.1 Soft Traps

The arithmetic error trap (priority level 11) and stack error trap (priority level 12) are categorized as ‘soft’ trap sources. Soft traps can be treated like non-maskable sources of interrupt that adhere to the priority assigned by their position in the IVT. Soft traps are processed like interrupts and require 2 cycles to be sampled and Acknowledged prior to exception processing. Therefore, additional instructions may be executed before a soft trap is Acknowledged.

8.2.1.1 STACK ERROR TRAP (SOFT TRAP, LEVEL 12)

The stack is initialized to 0x0800 during Reset. A stack error trap will be generated should the Stack Pointer address ever be less than 0x0800.

There is a Stack Limit register (SPLIM) associated with the Stack Pointer that is uninitialized at Reset. The stack overflow check is not enabled until a word write to SPLIM occurs.

All Effective Addresses (EA) generated using W15 as a source or destination pointer are compared against the value in SPLIM. Should the EA be greater than the contents of the SPLIM register, then a stack error trap is generated. In addition, a stack error trap will be generated should the EA calculation wrap over the end of data space (0xFFFF).

A stack error can be detected in software by polling the STKERR status bit (INTCON1<2>). To avoid re-entering the Trap Service Routine, the STKERR status flag must be cleared in software prior to returning from the trap with a RETFIE instruction.

8.2.1.2 MATH ERROR TRAP (LEVEL 11)

The Math Error trap will execute should an attempt be made to divide by zero. The math error trap can be detected in software by polling the MATHERR status bit (INTCON1<4>). To avoid re-entering the Trap Service Routine, the MATHERR status flag must be cleared in software prior to returning from the trap with a RETFIE instruction.

8.2.2 Hard Traps

Hard traps include exceptions of priority level 13 through level 15, inclusive. The address error (level 13) and oscillator error (level 14) traps fall into this category.

Like soft traps, hard traps can also be viewed as non-maskable sources of interrupt. The difference between hard traps and soft traps is that hard traps force the CPU to stop code execution after the instruction causing the trap has completed. Normal program execution flow will not resume until after the trap has been Acknowledged and processed.
8.2.2.1 TRAP PRIORITY AND HARD TRAP CONFLICTS

If a higher priority trap occurs while any lower priority trap is in progress, processing of the lower
priority trap will be suspended and the higher priority trap will be Acknowledged and processed.
The lower priority trap will remain pending until processing of the higher priority trap completes.
Each hard trap that occurs must be Acknowledged before code execution of any type may
continue. If a lower priority hard trap occurs while a higher priority trap is pending, Acknowledged,
or is being processed, a hard trap conflict will occur. The conflict occurs because the lower
priority trap cannot be Acknowledged until processing for the higher priority trap completes.
The device is automatically reset in a hard trap conflict condition. The TRAPR status bit
(RCON<15>) is set when the Reset occurs, so that the condition may be detected in software.

8.2.2.2 OSCILLATOR FAILURE TRAP (HARD TRAP, LEVEL 14)

An oscillator failure trap event will be generated if the Fail-Safe Clock Monitor (FSCM) is enabled
and has detected a loss of the system clock source.
An oscillator failure trap event can be detected in software by polling the OSCFAIL status bit
(INTCON1<1>) or the CF status bit (OSCCON<3>). To avoid re-entering the Trap Service
Routine, the OSCFAIL status flag must be cleared in software prior to returning from the trap with
a RETFIE instruction.
Refer to Section 6. “Oscillator” and Section 32. “Device Configuration” for more information
about the FSCM.

8.2.2.3 ADDRESS ERROR TRAP (HARD TRAP, LEVEL 13)

The following paragraphs describe operating scenarios that would cause an address error trap
to be generated:
1. A misaligned data word fetch is attempted. This condition occurs when an instruction
performs a word access with the LSb of the effective address set to ‘1’. The PIC24F CPU
requires all word accesses to be aligned to an even address boundary.
2. A bit manipulation instruction using the Indirect Addressing mode with the LSb of the
effective address set to ‘1’.
3. A data fetch from unimplemented data address space is attempted.
4. Execution of a “BRA #literal” instruction or a “GOTO #literal” instruction, where
literal is an unimplemented program memory address.
5. Executing instructions after modifying the PC to point to unimplemented program memory
addresses. The PC may be modified by loading a value into the stack and executing a
RETURN instruction.

Data space writes will be inhibited whenever an address error trap occurs, so that data is not
destroyed.
An address error can be detected in software by polling the ADDERR status bit (INTCON1<3>).
To avoid re-entering the Trap Service Routine, the ADDERR status flag must be cleared in
software prior to returning from the trap with a RETFIE instruction.

8.2.3 Disable Interrupts Instruction

The DISI (disable interrupts) instruction has the ability to disable interrupts for up to
16384 instruction cycles. This instruction is useful when time critical code segments must be
executed.

The DISI instruction only disables interrupts with priority levels 1-6. Priority level 7 interrupts and
all trap events still have the ability to interrupt the CPU when the DISI instruction is active.
The DISI instruction works in conjunction with the DISICNT register. When the DISICNT register
is non-zero, priority level 1-6 interrupts are disabled. The DISICNT register is decremented on
each subsequent instruction cycle. When the DISICNT register counts down to ‘0’, priority
level 1-6 interrupts will be re-enabled. The value specified in the DISI instruction includes all
cycles due to PSV accesses, instruction stalls, etc.
The DISICNT register is readable and writable. The user can terminate the effect of a previous
DISI instruction early by clearing the DISICNT register. The amount of time that interrupts are
disabled can also be increased by writing to or adding to DISICNT.
Note that if the DISICNT register is zero, interrupts cannot be disabled by simply writing a non-zero value to the register. Interrupts must first be disabled by using the DISI instruction. Once the DISI instruction has executed and DISICNT holds a non-zero value, the interrupt disable time can be extended by modifying the contents of DISICNT.

**Note:** Software modification of the DISICNT register is not recommended.

The DISI status bit (INTCON2<14>) is set whenever interrupts are disabled as a result of the DISI instruction.

**Note:** The DISI instruction can be used to quickly disable all user interrupt sources if no source is assigned to CPU priority level 7.

### 8.2.4 Interrupt Operation

All interrupt event flags are sampled during each instruction cycle. A pending Interrupt Request (IRQ) is indicated by the flag bit being equal to a ‘1’ in an IFSn register. The IRQ will cause an interrupt to occur if the corresponding bit in the Interrupt Enable (IECn) registers is set. For the rest of the instruction cycle in which the IRQ is sampled, the priorities of all pending interrupt requests are evaluated.

No instruction will be aborted when the CPU responds to the IRQ. The instruction that was in progress when the IRQ is sampled will be completed before the ISR is executed.

If there is a pending IRQ with a user-assigned priority level greater than the current processor priority level, indicated by the IPL<2:0> status bits (SR<7:5>), an interrupt will be presented to the processor. The processor then saves the following information on the software stack:

- the current PC value
- the low byte of the processor STATUS register (SRL)
- the IPL3 status bit (CORCON<3>)

These three values that are saved on the stack allow the return PC address value, MCU status bits and the current processor priority level to be automatically saved.

After the above information is saved on the stack, the CPU writes the priority level of the pending interrupt into the IPL<2:0> bit locations. This action will disable all interrupts of less than, or equal priority, until the Interrupt Service Routine (ISR) is terminated using the RETFIE instruction.

**Figure 8-2: Stack Operation for Interrupt Event**

![Stack Operation for Interrupt Event](image)

This stack location used to store the IPL3 status bit (CORCON<3>).
8.2.4.1 RETURN FROM INTERRUPT

The RETFIE (Return from Interrupt) instruction will unstack the PC return address, IPL3 status bit and SRL register, to return the processor to the state and priority level prior to the interrupt sequence.

8.2.4.2 INTERRUPT NESTING

Interrupts, by default, are nestable. Any ISR that is in progress may be interrupted by another source of interrupt with a higher user-assigned priority level. Interrupt nesting may be optionally disabled by setting the NSTDIS control bit (INTCON1<15>). When the NSTDIS control bit is set, all interrupts in progress will force the CPU priority to level 7 by setting IPL<2:0> = 111. This action will effectively mask all other sources of interrupt until a RETFIE instruction is executed. When interrupt nesting is disabled, the user-assigned interrupt priority levels will have no effect, except to resolve conflicts between simultaneous pending interrupts.

The IPL<2:0> bits become read-only when interrupt nesting is disabled. This prevents the user software from setting IPL<2:0> to a lower value which would effectively re-enable interrupt nesting.

8.2.5 Wake-up from Sleep and Idle

Any source of interrupt that is individually enabled, using its corresponding control bit in the IECn registers, can wake-up the processor from Sleep or Idle mode. When the interrupt status flag for a source is set and the interrupt source is enabled via the corresponding bit in the IECn Control registers, a wake-up signal is sent to the PIC24F CPU. When the device wakes from Sleep or Idle mode, one of two actions may occur:

1. If the interrupt priority level for that source is greater than the current CPU priority level, then the processor will process the interrupt and branch to the ISR for the interrupt source.
2. If the user-assigned interrupt priority level for the source is less than or equal to the current CPU priority level, then the processor will simply continue execution, starting with the instruction immediately following the PWRSAV instruction that previously put the CPU in Sleep or Idle mode.

**Note:** User interrupt sources that are assigned to CPU priority level 0 cannot wake the CPU from Sleep or Idle mode, because the interrupt source is effectively disabled. To use an interrupt as a wake-up source, the CPU priority level for the interrupt must be assigned to CPU priority level 1 or greater.

8.2.6 A/D Converter External Conversion Request

The external interrupt request pin is shared with the A/D converter as an external conversion request signal. The Interrupt Vector 0 interrupt source has programmable edge polarity which is also available to the A/D converter external conversion request feature. Refer to Section 17. “10-Bit A/D Converter” for more information on the A/D converter.

8.2.7 External Interrupt Support

The PIC24F supports up to 5 external interrupt pin sources (Interrupt Vector 0 to Interrupt Vector 4). Each external interrupt pin has edge detection circuitry to detect the interrupt event. The INTCON2 register has five control bits (INT0EP-INT4EP) that select the polarity of the edge detection circuitry. Each external interrupt pin may be programmed to interrupt the CPU on a rising edge or falling edge event. See Register 8-4 for further details.
8.3 INTERRUPT PROCESSING TIMING

8.3.1 Interrupt Latency for One-Cycle Instructions

Figure 8-3 shows the sequence of events when a peripheral interrupt is asserted during a one-cycle instruction. The interrupt process takes four instruction cycles. Each cycle is numbered in Figure 8-3 for reference.

The interrupt flag status bit is set during the instruction cycle after the peripheral interrupt occurs. The current instruction completes during this instruction cycle. In the second instruction cycle after the interrupt event, the contents of the PC and SRL registers are saved into a temporary buffer register. The second cycle of the interrupt process is executed as a \textbf{NOP} to maintain consistency with the sequence taken during a two-cycle instruction (see Section 8.3.2 “Interrupt Latency for Two-Cycle Instructions”). In the third cycle, the PC is loaded with the vector table address for the interrupt source and the starting address of the ISR is fetched. In the fourth cycle, the PC is loaded with the ISR address. The fourth cycle is executed as a \textbf{NOP} while the first instruction in the ISR is fetched.

Note: Where FNOP is a forced \textbf{NOP} instruction automatically inserted by the CPU.

Figure 8-3: Interrupt Timing During a One-Cycle Instruction
8.3.2 Interrupt Latency for Two-Cycle Instructions

The interrupt latency during a two-cycle instruction is the same as during a one-cycle instruction. The first and second cycle of the interrupt process allow the two-cycle instruction to complete execution. The timing diagram in Figure 8-5 shows the case when the peripheral interrupt event occurs in the instruction cycle prior to execution of the two-cycle instruction.

Figure 8-6 shows the timing when a peripheral interrupt is coincident with the first cycle of a two-cycle instruction. In this case, the interrupt process completes as for a one-cycle instruction (see Section 8.3.1 “Interrupt Latency for One-Cycle Instructions”).

**Figure 8-4: Interrupt Timing During a Two-Cycle Instruction**

```
<table>
<thead>
<tr>
<th>TCY</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
</tr>
</thead>
<tbody>
<tr>
<td>INST Executed</td>
<td>INST(PC - 2)</td>
<td>INST(PC)</td>
<td>FETCH</td>
<td>FNOP</td>
</tr>
<tr>
<td>Interrupt Flag</td>
<td>Status bit</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CPU Priority</td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>4</td>
</tr>
</tbody>
</table>
```

Peripheral interrupt event occurs at or before midpoint of this cycle.

Save PC in temporary buffer.

PUSH low 16 bits of PC (from temporary buffer).

**Note:** Where FNOP is a forced NOP instruction automatically inserted by the CPU.

**Figure 8-5: Interrupt Timing, Interrupt Occurs During 1st Cycle of a 2-Cycle Instruction**

```
<table>
<thead>
<tr>
<th>TCY</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
</tr>
</thead>
<tbody>
<tr>
<td>INST Executed</td>
<td>INST(PC)</td>
<td>INST(PC)</td>
<td>FNOP</td>
<td>FETCH</td>
</tr>
<tr>
<td>Interrupt Flag</td>
<td>Status bit</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CPU Priority</td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>4</td>
</tr>
</tbody>
</table>
```

Peripheral interrupt event occurs at or before midpoint of this cycle.

Save PC in temporary buffer.

PUSH SRL and high 8 bits of PC (from temporary buffer).

**Note:** Where FNOP is a forced NOP instruction automatically inserted by the CPU.
8.3.3 Returning from Interrupt

The “Return from Interrupt” instruction, RETFIE, exits an interrupt or trap routine.

During the first cycle of a RETFIE instruction, the upper bits of the PC and the SRL register are popped from the stack. The lower 16 bits of the stacked PC value are popped from the stack during the second cycle. The third instruction cycle is used to fetch the instruction addressed by the updated program counter. This cycle executes as a NOP.

Figure 8-6: Return from Interrupt Timing

- POP SRL and high 8 bits of PC.
- POP low 16 bits of PC to RAM Stack.
8.4  INTERRUPT CONTROL AND STATUS REGISTERS

The following registers are associated with the interrupt controller:

- **INTCON1, INTCON2 Registers**
  Global interrupt control functions are derived from these two registers. INTCON1 contains the Interrupt Nesting Disable (NSTDIS) bit, as well as the control and status flags for the processor trap sources. The INTCON2 register controls the external interrupt request signal behavior and the use of the alternate vector table.

- **IFSn: Interrupt Flag Status Registers**
  All interrupt request flags are maintained in the IFSn registers, where 'n' denotes the register number. Each source of interrupt has a status bit, which is set by the respective peripherals or external signal, and is cleared via software.

- **IECn: Interrupt Enable Control Registers**
  All interrupt enable control bits are maintained in the IECn registers, where 'n' denotes the register number. These control bits are used to individually enable interrupts from the peripherals or external signals.

- **IPCn: Interrupt Priority Control Registers**
  Each user interrupt source can be assigned to one of eight priority levels. The IPCn registers are used to set the interrupt priority level for each source of interrupt.

- **SR: CPU STATUS Register**
  The SR is not specifically part of the interrupt controller hardware, but it contains the IPL<2:0> status bits (SR<7:5>) that indicate the current CPU priority level. The user may change the current CPU priority level by writing to the IPL bits.

- **CORCON: Core Control Register**
  The CORCON is not specifically part of the interrupt controller hardware, but it contains the IPL3 status bit which indicates the current CPU priority level. IPL3 is a read-only bit, so that trap events cannot be masked by the user software.

SR, CORCON, INTCON1 and INTCON2 registers are described in details on the following pages. The generic interrupt registers map is also given on the following pages. Each interrupt is associated with an Interrupt Flag (IF), an Interrupt Enable bit (IE) and three Interrupt Priority Bits (IP2:IP0). Actual number of IFSn, IECn and IPCn registers depends upon the number of interrupts implemented on a particular device. Refer to the specific data sheet for further details.

8.4.1  Assignment of Interrupts to Control Registers

The interrupt sources are assigned to the IFSn, IECn and IPCn registers in a particular sequence. For example, Interrupt Vector 0 has a natural order priority of 0. Thus, the Interrupt Vector 0 status bit is found in IFS0<0>. Interrupt Vector 0 uses IEC0<0> as its enable bit and the IPC0<2:0> bits assign the interrupt priority level for Interrupt Vector 0. Refer to Table 8-2 for a generic summary of all the interrupt related registers.


**Register 8-1: SR: CPU STATUS Register**

<table>
<thead>
<tr>
<th>bit 15</th>
<th>bit 8</th>
</tr>
</thead>
<tbody>
<tr>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>R/W-0</td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**

R = Readable bit  
W = Writable bit  
U = Unimplemented bit, read as '0'  
-n = Value at any Reset  
'1' = Bit is set  
'0' = Bit is cleared  
x = Bit is unknown

<table>
<thead>
<tr>
<th>bit 7-5</th>
<th>IPL2:IPL0: CPU Interrupt Priority Level Status bits (1,2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>111</td>
<td>CPU interrupt priority level is 7 (15). User interrupts disabled.</td>
</tr>
<tr>
<td>110</td>
<td>CPU interrupt priority level is 6 (14)</td>
</tr>
<tr>
<td>101</td>
<td>CPU interrupt priority level is 5 (13)</td>
</tr>
<tr>
<td>100</td>
<td>CPU interrupt priority level is 4 (12)</td>
</tr>
<tr>
<td>011</td>
<td>CPU interrupt priority level is 3 (11)</td>
</tr>
<tr>
<td>010</td>
<td>CPU interrupt priority level is 2 (10)</td>
</tr>
<tr>
<td>001</td>
<td>CPU interrupt priority level is 1 (9)</td>
</tr>
<tr>
<td>000</td>
<td>CPU interrupt priority level is 0 (8)</td>
</tr>
</tbody>
</table>

**Note 1:** The IPL<2:0> bits are concatenated with the IPL<3> bit (CORCON<3>) to form the CPU interrupt priority level. The value in parentheses indicates the IPL if IPL<3> = 1.

**Note 2:** The IPL<2:0> status bits are read-only when NSTDIS = 1 (INTCON1<15>).

**Register 8-2: CORCON: Core Control Register**

<table>
<thead>
<tr>
<th>bit 7-5</th>
<th>bit 8</th>
</tr>
</thead>
<tbody>
<tr>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>U-0</td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**

C = Clearable bit  
R = Readable bit  
W = Writable bit  
U = Unimplemented bit, read as '0'  
-n = Value at any Reset  
'1' = Bit is set  
'0' = Bit is cleared  
x = Bit is unknown

<table>
<thead>
<tr>
<th>bit 7</th>
<th>IPL3: CPU Interrupt Priority Level Status bit 3 (1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>CPU interrupt priority level is greater than 7</td>
</tr>
<tr>
<td>0</td>
<td>CPU interrupt priority level is 7 or less</td>
</tr>
</tbody>
</table>

**Note 1:** The IPL3 bit is concatenated with the IPL<2:0> bits (SR<7:5>) to form the CPU interrupt priority level.
### Register 8-3: INTCON1: Interrupt Control Register 1

<table>
<thead>
<tr>
<th></th>
<th>R/W-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>NSTDIS</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>bit 15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Legend:
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- -n = Value at any Reset
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- x = Bit is unknown

- **bit 15**  
  **NSTDIS**: Interrupt Nesting Disable bit
  - 1 = Interrupt nesting is disabled
  - 0 = Interrupt nesting is enabled

- **bit 14-5**  
  **Unimplemented**: Read as ‘0’

- **bit 4**  
  **MATHERR**: Arithmetic Error Trap Status bit
  - 1 = Overflow trap has occurred
  - 0 = Overflow trap has not occurred

- **bit 3**  
  **ADDRERR**: Address Error Trap Status bit
  - 1 = Address error trap has occurred
  - 0 = Address error trap has not occurred

- **bit 2**  
  **STKERR**: Stack Error Trap Status bit
  - 1 = Stack error trap has occurred
  - 0 = Stack error trap has not occurred

- **bit 1**  
  **OSCFAIL**: Oscillator Failure Trap Status bit
  - 1 = Oscillator failure trap has occurred
  - 0 = Oscillator failure trap has not occurred

- **bit 0**  
  **Unimplemented**: Read as ‘0’
Register 8-4:  INTCON2: Interrupt Control Register 2

<table>
<thead>
<tr>
<th>R/W-0</th>
<th>R-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ALTIVT</td>
<td>DISI</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

Legend:
R = Readable bit  W = Writable bit  U = Unimplemented bit, read as ‘0’
-n = Value at any Reset  ‘1’ = Bit is set  ‘0’ = Bit is cleared  x = Bit is unknown

bit 15  **ALTIVT**: Enable Alternate Interrupt Vector Table bit
1 = Use alternate vector table
0 = Use standard (default) vector table

bit 14  **DISI**: DISI Instruction Status bit
1 = DISI instruction is active
0 = DISI is not active

bit 13-5  **Unimplemented**: Read as ‘0’

bit 4  **INT4EP**: External Interrupt #4 Edge Detect Polarity Select bit
1 = Interrupt on negative edge
0 = Interrupt on positive edge

bit 3  **INT3EP**: External Interrupt #3 Edge Detect Polarity Select bit
1 = Interrupt on negative edge
0 = Interrupt on positive edge

bit 2  **INT2EP**: External Interrupt #2 Edge Detect Polarity Select bit
1 = Interrupt on negative edge
0 = Interrupt on positive edge

bit 1  **INT1EP**: External Interrupt #1 Edge Detect Polarity Select bit
1 = Interrupt on negative edge
0 = Interrupt on positive edge

bit 0  **INT0EP**: External Interrupt #0 Edge Detect Polarity Select bit
1 = Interrupt on negative edge
0 = Interrupt on positive edge
Register 8-5:  **IFSn: Interrupt Flag Status Registers 0 Through 6 (Interrupt Vectors 0 Through 111)**(1)

<table>
<thead>
<tr>
<th>bit 15-0</th>
<th>V(16n + 15)IF</th>
<th>V(16n + 14)IF</th>
<th>V(16n + 13)IF</th>
<th>V(16n + 12)IF</th>
<th>V(16n + 11)IF</th>
<th>V(16n + 10)IF</th>
<th>V(16n + 9)IF</th>
<th>V(16n + 8)IF</th>
</tr>
</thead>
<tbody>
<tr>
<td>bit 15</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**

R = Readable bit  
W = Writable bit  
U = Unimplemented bit, read as ‘0’  
-n = Value at any Reset  ‘1’ = Bit is set  ‘0’ = Bit is cleared  x = Bit is unknown

bit 15-0  **V(16n + x)IF**: Interrupt Status Flag bits for Interrupt Vector 16n + x (where x = bit position number)

1 = Interrupt request has occurred  
0 = Interrupt request has not occurred

**Note 1:** Not all interrupt vectors are implemented on all devices. Refer to the Interrupt Vector Table for the specific device or family data sheet to verify where interrupt vectors are implemented for a specific device.

Register 8-6:  **IFSn: Interrupt Flag Status Register 7 (Interrupt Vectors 112 Through 117)**(1)

<table>
<thead>
<tr>
<th>bit 15-6</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>bit 15</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

**Legend:**

R = Readable bit  
W = Writable bit  
U = Unimplemented bit, read as ‘0’  
-n = Value at any Reset  ‘1’ = Bit is set  ‘0’ = Bit is cleared  x = Bit is unknown

bit 15-6  **Unimplemented**: Read as ‘0’  
bit 5-0  **V117IF-V112IF**: Interrupt Status Flag bits for Interrupt Vectors 117 through 112

1 = Interrupt request has occurred  
0 = Interrupt request has not occurred

**Note 1:** Not all interrupt vectors are implemented on all devices. Refer to the Interrupt Vector Table for the specific device or family data sheet to verify where interrupt vectors are implemented for a specific device.
## Section 8. Interrupts

### Register 8-7:  
IECn: Interrupt Enable Registers 0 Through 6 (Interrupt Vectors 0 Through 111)

<table>
<thead>
<tr>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>V(16n + 15)IE</td>
<td>V(16n + 14)IE</td>
<td>V(16n + 13)IE</td>
<td>V(16n + 12)IE</td>
<td>V(16n + 11)IE</td>
<td>V(16n + 10)IE</td>
<td>V(16n + 9)IE</td>
<td>V(16n + 8)IE</td>
</tr>
</tbody>
</table>

**Legend:**
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- **-n** = Value at any Reset
- **‘1’** = Bit is set
- **‘0’** = Bit is cleared
- **x** = Bit is unknown

**bit 15-0**  
V(16n + x)IF: Interrupt Enable bits for Interrupt Vector 16n + x (where x = bit position number)

| 1 = Interrupt is enabled  
0 = Interrupt is disabled  

**Note 1:** Not all interrupt vectors are implemented on all devices. Refer to the Interrupt Vector Table for the specific device or family data sheet to verify where interrupt vectors are implemented for a specific device.

### Register 8-8:  
IECn: Interrupt Enable Register 7 (Interrupt Vectors 112 Through 117)

<table>
<thead>
<tr>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- **-n** = Value at any Reset
- **‘1’** = Bit is set
- **‘0’** = Bit is cleared
- **x** = Bit is unknown

**bit 15-6**  
Unimplemented: Read as ‘0’

**bit 5-0**  
V117IE:V112IE Interrupt Enable bits for Interrupt Vectors 117 through 112

| 1 = Interrupt is enabled  
0 = Interrupt is disabled  

**Note 1:** Not all interrupt vectors are implemented on all devices. Refer to the Interrupt Vector Table for the specific device or family data sheet to verify where interrupt vectors are implemented for a specific device.
Register 8-9: IPCn: Interrupt Priority Registers 0 Through 28 (Interrupt Vectors 0 Through 115)(1)

<table>
<thead>
<tr>
<th>bit 15</th>
<th>bit 14-12</th>
<th>bit 11</th>
<th>bit 10-8</th>
<th>bit 7</th>
<th>bit 6-4</th>
<th>bit 3</th>
<th>bit 2-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>U-0</td>
<td>R/W-1</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>U-0</td>
<td>R/W-1</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>V(4n + 3)IP2</td>
<td>V(4n + 3)IP1</td>
<td>V(xn + 3)IP0</td>
<td>—</td>
<td>V(4n + 2)IP2</td>
<td>V(4n + 2)IP1</td>
</tr>
</tbody>
</table>

bit 15  \textbf{Unimplemented}: Read as ‘0’

bit 14-12  \textbf{V}(4n + 3)IP2:V(4n + 3)IP0: Interrupt Priority bits for Interrupt Vector 4n + 3

111 = Interrupt is priority 7 (highest priority interrupt)

bit 11  \textbf{Unimplemented}: Read as ‘0’

bit 10-8  \textbf{V}(4n + 2)IP2:V(4n + 2)IP0: Interrupt Priority bits for Interrupt Vector 4n + 2

111 = Interrupt is priority 7 (highest priority interrupt)

bit 7  \textbf{Unimplemented}: Read as ‘0’

bit 6-4  \textbf{V}(4n + 1)IP2:V(4n + 1)IP0: Interrupt Priority bits for Interrupt Vector 4n + 1

111 = Interrupt is priority 7 (highest priority interrupt)

bit 3  \textbf{Unimplemented}: Read as ‘0’

bit 2-0  \textbf{V}(4n)IP2:V(4n)IP0: Interrupt Priority bits for Interrupt Vector 4n

111 = Interrupt is priority 7 (highest priority interrupt)

\textbf{Legend:}

R = Readable bit  W = Writable bit  U = Unimplemented bit, read as ‘0’
-n = Value at any Reset  ‘1’ = Bit is set  ‘0’ = Bit is cleared  x = Bit is unknown

\textbf{Note 1:} Not all interrupt vectors are implemented on all devices. Refer to the Interrupt Vector Table for the specific device or family data sheet to verify where interrupt vectors are implemented for a specific device.
## Register 8-10: IPCn: Interrupt Priority Register 29 (Interrupt Vectors 116 and 117)\(^{(1)}\)

<table>
<thead>
<tr>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

**Legend:**

R = Readable bit  
W = Writable bit  
U = Unimplemented bit, read as ‘0’  
-\(n\) = Value at any Reset  
‘1’ = Bit is set  
‘0’ = Bit is cleared  
x = Bit is unknown

<table>
<thead>
<tr>
<th>U-0</th>
<th>R/W-1</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>U-0</th>
<th>R/W-1</th>
<th>R/W-0</th>
<th>R/W-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>—</td>
<td>V117IP2</td>
<td>V117IP1</td>
<td>V117IP0</td>
<td>—</td>
<td>V116IP2</td>
<td>V116IP1</td>
<td>V116IP0</td>
</tr>
</tbody>
</table>

**Legend:**

\(\text{bit 15-7}\) **Unimplemented:** Read as ‘0’  
\(\text{bit 6-4}\) **V117IP2:V117IP0:** Interrupt Priority bits for Interrupt Vector 117  
111 = Interrupt is priority 7 (highest priority interrupt)  
\*  
\*  
\*  
001 = Interrupt is priority 1  
000 = Interrupt source is disabled  
\(\text{bit 3}\) **Unimplemented:** Read as ‘0’  
\(\text{bit 2-0}\) **V116IP2:V116IP0:** Interrupt Priority bits for Interrupt Vector 116  
111 = Interrupt is priority 7 (highest priority interrupt)  
\*  
\*  
\*  
001 = Interrupt is priority 1  
000 = Interrupt source is disabled

**Note 1:** Not all interrupt vectors are implemented on all devices. Refer to the Interrupt Vector Table for the specific device or family data sheet to verify where interrupt vectors are implemented for a specific device.
8.5 INTERRUPT SETUP PROCEDURES

8.5.1 Initialization

The following steps describe how to configure a source of interrupt:

1. Set the NSTDIS Control bit (INTCON1<15>) if nested interrupts are not desired.
2. Select each user-assigned priority level for the interrupt source by writing the control bits in the appropriate IPCn Control register. The priority level will depend on the specific application and type of interrupt source. If multiple priority levels are not desired, the IPCn register control bits for all enabled interrupt sources may be programmed to the same non-zero value.

Note: At a device Reset, the IPCn registers are initialized, such that all user interrupt sources are assigned to priority level 4.

3. Clear the interrupt flag status bit associated with the peripheral in the associated IFSn Status register.
4. Enable the interrupt source by setting the interrupt enable control bit associated with the source in the appropriate IECn Control register.

8.5.2 Interrupt Service Routine

The method that is used to declare an ISR and initialize the IVT and AIVT with the correct vector address will depend on the programming language (i.e., C or assembler) and the language development toolsuite that is used to develop the application. In general, the user must clear the interrupt flag in the appropriate IFSn register for the source of interrupt that the ISR handles. Otherwise, the ISR will be re-entered immediately after exiting the routine. If the ISR is coded in assembly language, it must be terminated using a RETFIE instruction to unstack the saved PC value, SRL value and old CPU priority level.

8.5.3 Trap Service Routine

A Trap Service Routine (TSR) is coded like an ISR, except that the appropriate trap status flag in the INTCON1 register must be cleared to avoid re-entry into the TSR.

8.5.4 Interrupt Disable

All user interrupts can be disabled using the following procedure:

1. Push the current SR value onto the software stack using the PUSH instruction.
2. Force the CPU to priority level 7 by inclusive ORing the value 0xE0 with SRL.

To enable user interrupts, the POP instruction may be used to restore the previous SR value.

Note that only user interrupts with a priority level of 7 or less can be disabled. Trap sources (level 8-level 15) cannot be disabled.

The DISI instruction provides a convenient way to disable interrupts of priority levels 1-6 for a fixed period of time. Level 7 interrupt sources are not disabled by the DISI instruction.
### 8.6 REGISTER MAPS

A summary of the Special Function Registers associated with the interrupt controller is provided in Table 8-2.

<table>
<thead>
<tr>
<th>SFR Name</th>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SR</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>DC</td>
<td>IPL2</td>
<td>IPL1</td>
<td>IPL0</td>
<td>RA</td>
<td>N</td>
<td>OV</td>
<td>Z</td>
<td>C</td>
</tr>
<tr>
<td>CORCON</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>INTCON1</td>
<td>NSDIS</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>MATHERR</td>
<td>ADDERR</td>
<td>STKERR</td>
</tr>
<tr>
<td>INTCON2</td>
<td>ALTIVT</td>
<td>DISI</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IFS0</td>
<td>V15IF</td>
<td>V14IF</td>
<td>V13IF</td>
<td>V12IF</td>
<td>V11IF</td>
<td>V10IF</td>
<td>V09IF</td>
<td>V08IF</td>
<td>V07IF</td>
<td>V06IF</td>
<td>V05IF</td>
<td>V04IF</td>
<td>V03IF</td>
<td>V02IF</td>
<td>V01IF</td>
<td>V00IF</td>
</tr>
<tr>
<td>IFS2</td>
<td>V47IF</td>
<td>V46IF</td>
<td>V45IF</td>
<td>V44IF</td>
<td>V43IF</td>
<td>V42IF</td>
<td>V41IF</td>
<td>V40IF</td>
<td>V39IF</td>
<td>V38IF</td>
<td>V37IF</td>
<td>V36IF</td>
<td>V35IF</td>
<td>V34IF</td>
<td>V33IF</td>
<td>V32IF</td>
</tr>
<tr>
<td>IFS3</td>
<td>V63IF</td>
<td>V62IF</td>
<td>V61IF</td>
<td>V60IF</td>
<td>V59IF</td>
<td>V58IF</td>
<td>V57IF</td>
<td>V56IF</td>
<td>V55IF</td>
<td>V54IF</td>
<td>V53IF</td>
<td>V52IF</td>
<td>V51IF</td>
<td>V50IF</td>
<td>V49IF</td>
<td>V48IF</td>
</tr>
<tr>
<td>IFS4</td>
<td>V79IF</td>
<td>V78IF</td>
<td>V77IF</td>
<td>V76IF</td>
<td>V75IF</td>
<td>V74IF</td>
<td>V73IF</td>
<td>V72IF</td>
<td>V71IF</td>
<td>V70IF</td>
<td>V69IF</td>
<td>V68IF</td>
<td>V67IF</td>
<td>V66IF</td>
<td>V65IF</td>
<td>V64IF</td>
</tr>
<tr>
<td>IFS5</td>
<td>V95IF</td>
<td>V94IF</td>
<td>V93IF</td>
<td>V92IF</td>
<td>V91IF</td>
<td>V90IF</td>
<td>V89IF</td>
<td>V88IF</td>
<td>V87IF</td>
<td>V86IF</td>
<td>V85IF</td>
<td>V84IF</td>
<td>V83IF</td>
<td>V82IF</td>
<td>V81IF</td>
<td>V80IF</td>
</tr>
<tr>
<td>IFS6</td>
<td>V11IF</td>
<td>V10IF</td>
<td>V09IF</td>
<td>V08IF</td>
<td>V07IF</td>
<td>V06IF</td>
<td>V05IF</td>
<td>V04IF</td>
<td>V03IF</td>
<td>V02IF</td>
<td>V01IF</td>
<td>V00IF</td>
<td>V99IF</td>
<td>V98IF</td>
<td>V97IF</td>
<td>V96IF</td>
</tr>
<tr>
<td>IFS7</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IE0</td>
<td>V15IE</td>
<td>V14IE</td>
<td>V13IE</td>
<td>V12IE</td>
<td>V11IE</td>
<td>V10IE</td>
<td>V09IE</td>
<td>V08IE</td>
<td>V07IE</td>
<td>V06IE</td>
<td>V05IE</td>
<td>V04IE</td>
<td>V03IE</td>
<td>V02IE</td>
<td>V01IE</td>
<td>V00IE</td>
</tr>
<tr>
<td>IE2</td>
<td>V47IE</td>
<td>V46IE</td>
<td>V45IE</td>
<td>V44IE</td>
<td>V43IE</td>
<td>V42IE</td>
<td>V41IE</td>
<td>V40IE</td>
<td>V39IE</td>
<td>V38IE</td>
<td>V37IE</td>
<td>V36IE</td>
<td>V35IE</td>
<td>V34IE</td>
<td>V33IE</td>
<td>V32IE</td>
</tr>
<tr>
<td>IE3</td>
<td>V63IE</td>
<td>V62IE</td>
<td>V61IE</td>
<td>V60IE</td>
<td>V59IE</td>
<td>V58IE</td>
<td>V57IE</td>
<td>V56IE</td>
<td>V55IE</td>
<td>V54IE</td>
<td>V53IE</td>
<td>V52IE</td>
<td>V51IE</td>
<td>V50IE</td>
<td>V49IE</td>
<td>V48IE</td>
</tr>
<tr>
<td>IE4</td>
<td>V79IE</td>
<td>V78IE</td>
<td>V77IE</td>
<td>V76IE</td>
<td>V75IE</td>
<td>V74IE</td>
<td>V73IE</td>
<td>V72IE</td>
<td>V71IE</td>
<td>V70IE</td>
<td>V69IE</td>
<td>V68IE</td>
<td>V67IE</td>
<td>V66IE</td>
<td>V65IE</td>
<td>V64IE</td>
</tr>
<tr>
<td>IE5</td>
<td>V95IE</td>
<td>V94IE</td>
<td>V93IE</td>
<td>V92IE</td>
<td>V91IE</td>
<td>V90IE</td>
<td>V89IE</td>
<td>V88IE</td>
<td>V87IE</td>
<td>V86IE</td>
<td>V85IE</td>
<td>V84IE</td>
<td>V83IE</td>
<td>V82IE</td>
<td>V81IE</td>
<td>V80IE</td>
</tr>
<tr>
<td>IE6</td>
<td>V11IE</td>
<td>V10IE</td>
<td>V09IE</td>
<td>V08IE</td>
<td>V07IE</td>
<td>V06IE</td>
<td>V05IE</td>
<td>V04IE</td>
<td>V03IE</td>
<td>V02IE</td>
<td>V01IE</td>
<td>V00IE</td>
<td>V99IE</td>
<td>V98IE</td>
<td>V97IE</td>
<td>V96IE</td>
</tr>
<tr>
<td>IE7</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC0</td>
<td>—</td>
<td>V03IP2</td>
<td>V03IP1</td>
<td>V03IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V02IP2</td>
<td>V02IP1</td>
<td>V02IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC1</td>
<td>—</td>
<td>V07IP2</td>
<td>V07IP1</td>
<td>V07IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V06IP2</td>
<td>V06IP1</td>
<td>V06IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC2</td>
<td>—</td>
<td>V11IP2</td>
<td>V11IP1</td>
<td>V11IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V10IP2</td>
<td>V10IP1</td>
<td>V10IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC3</td>
<td>—</td>
<td>V15IP2</td>
<td>V15IP1</td>
<td>V15IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V14IP2</td>
<td>V14IP1</td>
<td>V14IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC4</td>
<td>—</td>
<td>V19IP2</td>
<td>V19IP1</td>
<td>V19IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V18IP2</td>
<td>V18IP1</td>
<td>V18IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC5</td>
<td>—</td>
<td>V23IP2</td>
<td>V23IP1</td>
<td>V23IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V22IP2</td>
<td>V22IP1</td>
<td>V22IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC6</td>
<td>—</td>
<td>V27IP2</td>
<td>V27IP1</td>
<td>V27IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V26IP2</td>
<td>V26IP1</td>
<td>V26IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC7</td>
<td>—</td>
<td>V31IP2</td>
<td>V31IP1</td>
<td>V31IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V30IP2</td>
<td>V30IP1</td>
<td>V30IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC8</td>
<td>—</td>
<td>V35IP2</td>
<td>V35IP1</td>
<td>V35IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V34IP2</td>
<td>V34IP1</td>
<td>V34IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC9</td>
<td>—</td>
<td>V39IP2</td>
<td>V39IP1</td>
<td>V39IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V38IP2</td>
<td>V38IP1</td>
<td>V38IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC10</td>
<td>—</td>
<td>V43IP2</td>
<td>V43IP1</td>
<td>V43IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V42IP2</td>
<td>V42IP1</td>
<td>V42IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>IPC11</td>
<td>—</td>
<td>V47IP2</td>
<td>V47IP1</td>
<td>V47IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V46IP2</td>
<td>V46IP1</td>
<td>V46IP0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

**Note:** All interrupt sources and their associated control bits may not be available on a particular device. Refer to the device data sheet for details.
| SFR Name | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| IPC12    | —     | V51P2 | V51P1 | V51P0 |      |      | V50P2 | V50P1 | V50P0 |      |      |      | V49P2 | V49P1 | V49P0 |      |
| IPC13    | —     | V55P2 | V55P1 | V55P0 |      |      | V54P2 | V54P1 | V54P0 |      |      |      | V53P2 | V53P1 | V53P0 |      |
| IPC14    | —     | V59P2 | V59P1 | V59P0 |      |      | V58P2 | V58P1 | V58P0 |      |      |      | V57P2 | V57P1 | V57P0 |      |
| IPC15    | —     | V63P2 | V63P1 | V63P0 |      |      | V62P2 | V62P1 | V62P0 |      |      |      | V61P2 | V61P1 | V61P0 |      |
| IPC16    | —     | V67P2 | V67P1 | V67P0 |      |      | V66P2 | V66P1 | V66P0 |      |      |      | V65P2 | V65P1 | V65P0 |      |
| IPC17    | —     | V71P2 | V71P1 | V71P0 |      |      | V70P2 | V70P1 | V70P0 |      |      |      | V69P2 | V69P1 | V69P0 |      |
| IPC18    | —     | V75P2 | V75P1 | V75P0 |      |      | V74P2 | V74P1 | V74P0 |      |      |      | V73P2 | V73P1 | V73P0 |      |
| IPC19    | —     | V79P2 | V79P1 | V79P0 |      |      | V78P2 | V78P1 | V78P0 |      |      |      | V77P2 | V77P1 | V77P0 |      |
| IPC20    | —     | V83P2 | V83P1 | V83P0 |      |      | V82P2 | V82P1 | V82P0 |      |      |      | V81P2 | V81P1 | V81P0 |      |
| IPC21    | —     | V87P2 | V87P1 | V87P0 |      |      | V86P2 | V86P1 | V86P0 |      |      |      | V85P2 | V85P1 | V85P0 |      |
| IPC22    | —     | V91P2 | V91P1 | V91P0 |      |      | V90P2 | V90P1 | V90P0 |      |      |      | V89P2 | V89P1 | V89P0 |      |
| IPC23    | —     | V95P2 | V95P1 | V95P0 |      |      | V94P2 | V94P1 | V94P0 |      |      |      | V93P2 | V93P1 | V93P0 |      |
| IPC24    | —     | V99P2 | V99P1 | V99P0 |      |      | V98P2 | V98P1 | V98P0 |      |      |      | V97P2 | V97P1 | V97P0 |      |
| IPC25    | —     | V103P2| V103P1| V103P0|      |      | V102P2| V102P1| V102P0|      |      |      | V101P2| V101P1| V101P0|      |
| IPC26    | —     | V107P2| V107P1| V107P0|      |      | V106P2| V106P1| V106P0|      |      |      | V105P2| V105P1| V105P0|      |
| IPC27    | —     | V111P2| V111P1| V111P0|      |      | V110P2| V110P1| V110P0|      |      |      | V109P2| V109P1| V109P0|      |
| IPC28    | —     | V115P2| V115P1| V115P0|      |      | V114P2| V114P1| V114P0|      |      |      | V113P2| V113P1| V113P0|      |
| IPC29    | —     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |

**Note:** All interrupt sources and their associated control bits may not be available on a particular device. Refer to the device data sheet for details.
8.7 DESIGN TIPS

Question 1: What happens when two sources of interrupt become pending at the same time and have the same user-assigned priority level?

Answer: The interrupt source with the highest natural order priority will take precedence. The natural order priority is determined by the Interrupt Vector Table (IVT) address for that source. Interrupt sources with a smaller IVT address have a higher natural order priority.

Question 2: Can the DISI instruction be used to disable all sources of interrupt and traps?

Answer: The DISI instruction does not disable traps or priority level 7 interrupt sources. However, the DISI instruction can be used as a convenient way to disable all interrupt sources if no priority level 7 interrupt sources are enabled in the user’s application.
This section lists application notes that are related to this section of the manual. These application notes may not be written specifically for the PIC24F device family, but the concepts are pertinent and could be used with modification and possible limitations. The current application notes related to the Interrupts are:

<table>
<thead>
<tr>
<th>Title</th>
<th>Application Note #</th>
</tr>
</thead>
<tbody>
<tr>
<td>No related application notes at this time.</td>
<td></td>
</tr>
</tbody>
</table>

**Note:** Please visit the Microchip web site (www.microchip.com) for additional application notes and code examples for the PIC24F family of devices.
8.9 REVISION HISTORY

Revision A (April 2006)

This is the initial released revision of this document.