MCP33151D/41D-XX

1 Msp/s/500 kSPS, 14/12-Bit Differential Input SAR ADC

Features

• Sample Rate (Throughput):
  - MCP33151D/41D-10: 1 Msp/s
  - MCP33151D/41D-05: 500 kSPS
• 14/12-Bit Resolution with No Missing Codes
• No Latency Output
• Wide Operating Voltage Range:
  - Analog supply voltage (AVDD): 1.8V
  - Digital input/output interface voltage (DVIO): 1.7-5.5V
  - External reference voltage (VREF): AVDD - 5.1V
• Differential Input Operation
  - Input full-scale range: -VREF to +VREF
• Ultra Low Current Consumption (typical):
  - During input acquisition (standby): ~1.5 µA
  - During conversion:
    MCP33151D/41D-10: ~0.66 mA
    MCP33151D/41D-05: ~0.33 mA
• SPI-Compatible Serial Communication:
  - SCLK clock rate: up to 100 MHz
  - 3-wire with optional BUSY indicator
• ADC Self-Calibration for Offset, Gain, and Linearity Errors:
  - During power-up (automatic)
  - On-Demand via user’s command during normal operation
• Built In Data Accumulator
  - Integrate up to 1024 consecutive converted samples
  - Increase ENOB up to 18.5 bits by automatically averaging conversion results
• AEC-Q100 Qualified:
  - Temperature grade 1: -40°C to +125°C
• Package Options: MSOP-10 and TDFN-10

Typical Applications

• High-Precision Data Acquisition
• Medical Instruments
• Test Equipment
• Electric Vehicle Battery Management Systems
• Motor Control Applications
• Switch-Mode Power Supply Applications
• Battery-Powered Equipment

System Design Supports

The MCP331x1D-XX Evaluation Kit demonstrates the performance of the MCP331x1D-XX SAR ADC family devices. The evaluation kit includes: (a) MCP331x1D Evaluation Board, (b) PIC32MZ EF Curiosity Board for data collection, and (c) SAR ADC Utility PC GUI.

Contact Microchip Technology Inc. for the evaluation tools and the PIC32 firmware example codes.

Package Types

MCP331x1D-XX Device Offering (Note 1)

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Resolution</th>
<th>Sample Rate</th>
<th>Input Type</th>
<th>Input Range (Differential)</th>
<th>Performance (Typical)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SNR (dBFS)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SFDR (dB)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>THD (dB)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>INL (LSB)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>DNL (LSB)</td>
</tr>
<tr>
<td>MCP33151D-10</td>
<td>14-bit</td>
<td>1 Msp/s</td>
<td>Differential</td>
<td>±5.1V</td>
<td>83.8</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>107.3</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-104.7</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>±0.27</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>±0.11</td>
</tr>
<tr>
<td>MCP33141D-10</td>
<td>12-bit</td>
<td>1 Msp/s</td>
<td>Differential</td>
<td>±5.1V</td>
<td>73.8</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>100.0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-101.5</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>±0.07</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>±0.05</td>
</tr>
<tr>
<td>MCP33151D-05</td>
<td>14-bit</td>
<td>500 kSPS</td>
<td>Differential</td>
<td>±5.1V</td>
<td>83.7</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>103.8</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-100.9</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>±0.27</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>±0.11</td>
</tr>
<tr>
<td>MCP33141D-05</td>
<td>12-bit</td>
<td>500 kSPS</td>
<td>Differential</td>
<td>±5.1V</td>
<td>73.8</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>99.8</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-98.9</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>±0.07</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>±0.05</td>
</tr>
</tbody>
</table>

Note 1: SNR, SFDR, and THD are measured with fIN = 10 kHz, VIN = -1 dBFS, VREF = 5.1V.
Description

The MCP33151D/41D-10 and MCP33151D/41D-05 are fully-differential, 14-bit and 12-bit, single-channel, 1 Msps and 500 kSPS ADC family devices, respectively, featuring low power consumption and high performance, using a successive approximation register (SAR) architecture.

The device operates with an external voltage reference (VREF) from AVDD to 5.1V, which supports a wide range of input full-scale range from -VREF to +VREF. The reference voltage setting is independent of the analog supply voltage (AVDD). The conversion output is available through an easy-to-use simple SPI-compatible 3-wire interface.

The device requires a 1.8V analog supply voltage (AVDD) and a 1.7V to 5.5V digital I/O interface supply voltage (DVIO). The wide digital I/O interface supply (DVIO) range (1.7-5.5V) allows the device to interface with most host devices (Master) available in the current industry such as the PIC32 microcontrollers, without using external voltage level shifters.

Once all supply voltages are connected, the device will power-up and perform an automatic calibration to minimize offset, gain and linearity errors. The automatic calibration takes place approximately 40 ms following power-up, and it is necessary to ensure that all power supplies are fully settled and stable after this time. See Section 4.3 “Power-Up Sequence and Auto-Calibration” for more details. The device performance stays stable across the specified temperature range. However, when extreme changes in the operating environment, such as in the reference voltage, are made with respect to the initial conditions (e.g., the reference voltage did not fully settle during the initial power-up sequence), the user may send a recalibrate command anytime to initiate another self-calibration and restore optimum performance.

When the initial power-up sequence is completed, the device enters a low-current input acquisition mode (also referred to as ‘Standby mode’), where sampling capacitors are connected to the input pins.

During Standby, most of the internal analog circuitry is shutdown in order to reduce current consumption. Typically, the device consumes approximately 1.5 µA during Standby. A new conversion is started on the rising edge of CNVST. When the conversion is complete and the host lowers CNVST, the output data is presented on SDO, and the device enters Standby to begin acquiring the next input sample. The user can clock out the ADC output data using the SPI-compatible serial clock during Standby.

The ADC system clock is generated by the internal on-chip clock, therefore the conversion is performed independent of the SPI serial clock (SCLK).

This device can be used for various high-speed and high-accuracy analog-to-digital data conversion applications, where design simplicity, low power, and no output latency are needed.

The device is AEC-Q100 qualified for automotive applications and operates over the extended temperature range of -40°C to +125°C. The available package options are Pb-free small 3 mm × 3 mm TDFN-10 and MSOP-10.
1.0 KEY ELECTRICAL CHARACTERISTICS

1.1 Absolute Maximum Ratings †

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>External Analog Supply Voltage (AVDD)</td>
<td>-0.3V</td>
<td></td>
<td>2.0V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>External Digital Supply Voltage (DVIO)</td>
<td>-0.3V</td>
<td></td>
<td>5.8V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>External Reference Voltage (VREF)</td>
<td>-0.3V</td>
<td></td>
<td>5.8V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Analog Inputs w.r.t GND</td>
<td>-0.3V</td>
<td></td>
<td>VREF + 0.3V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current at Input Pins</td>
<td>±2 mA</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current at Output and Supply Pins</td>
<td>±250 mA</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>-65°C</td>
<td></td>
<td>+150°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum Junction Temperature (TJ)</td>
<td></td>
<td></td>
<td></td>
<td>+150°C</td>
<td></td>
</tr>
</tbody>
</table>

† Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

1.2 Electrical Specifications

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Supply Requirements</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Analog Supply Voltage Range</td>
<td>AVDD</td>
<td>1.7</td>
<td>1.8</td>
<td>1.9</td>
<td>V</td>
<td>Note 3</td>
</tr>
<tr>
<td>Digital Input/Output Interface Voltage Range</td>
<td>DVIO</td>
<td>1.7</td>
<td>—</td>
<td>5.5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Analog Supply Current at AVDD Pin:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>During Conversion</td>
<td>IDDAN</td>
<td>—</td>
<td>660</td>
<td>900</td>
<td>µA</td>
<td>fS = 1 MspS (MCP331x1D-10)</td>
</tr>
<tr>
<td>During Standby</td>
<td>IDDAN_STBY</td>
<td>—</td>
<td>330</td>
<td>600</td>
<td>µA</td>
<td>fS = 500 kSPS (MCP331x1D-05)</td>
</tr>
<tr>
<td>Average Digital Supply Current at DVIO Pin:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>During Data Transfer</td>
<td>IO_DATA</td>
<td>—</td>
<td>400</td>
<td>—</td>
<td>µA</td>
<td>fS = 1 MspS (MCP33151D-10)</td>
</tr>
<tr>
<td>During Standby</td>
<td>IO_STBY</td>
<td>—</td>
<td>200</td>
<td>—</td>
<td>µA</td>
<td>fS = 1 MspS (MCP33141D-10)</td>
</tr>
<tr>
<td>External Reference Voltage Input</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reference Voltage (Note 2, Note 3)</td>
<td>VREF</td>
<td>AVDD</td>
<td>—</td>
<td>5.1</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

Note 1: This parameter is ensured by design and not 100% tested.
2: This parameter is ensured by characterization and not 100% tested.
3: Decoupling capacitor is recommended on the following pins:
   (a) AVDD pin: 1 µF ceramic capacitor, (b) DVIO pin: 0.1 µF ceramic capacitor,
   (c) VREF pin: 10 µF tantalum capacitor.
4: Differential Input Full-Scale Range (FSR) = 2 × VREF.
5: PSRR (dB) = -20 log(DVOUT/AVDD), where DVOUT = change in conversion result.
6: ENOB = (SINAD - 1.76)/6.02.
### Reference Load Current at VREF Pin:

<table>
<thead>
<tr>
<th></th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>During Conversion</td>
<td>IREF</td>
<td>—</td>
<td>220</td>
<td>290</td>
<td>µA</td>
<td>f_S = 1 Msps (MCP331x1D-10)</td>
</tr>
<tr>
<td></td>
<td>IREF STBY</td>
<td>—</td>
<td>110</td>
<td>180</td>
<td>µA</td>
<td>f_S = 500 kSPS (MCP331x1D-05) During Input Acquisition (tACQ)</td>
</tr>
<tr>
<td>During Standby</td>
<td></td>
<td>—</td>
<td>40</td>
<td>—</td>
<td>nA</td>
<td></td>
</tr>
</tbody>
</table>

### Total Power Consumption (Including AVDD, DVIO, VREF pins)

<table>
<thead>
<tr>
<th></th>
<th>MCP331x1D-10</th>
<th>MCP331x1D-05</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>at 1 Msps</td>
<td>at 500 kSPS</td>
</tr>
<tr>
<td></td>
<td>PDISS_TOTAL</td>
<td>PDISS_TOTAL</td>
</tr>
<tr>
<td></td>
<td>3.6 mW</td>
<td>1.8 mW</td>
</tr>
<tr>
<td></td>
<td>mW</td>
<td>mW</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Analog Inputs

| Input Voltage Range          | V_IN+ -0.1 | V_REF + 0.1 | V | Differential Input: V_IN = V_IN+ - V_IN- |
|[(Note 2)](##)               | V_IN- -0.1 | V_REF + 0.1 | V |          |
| Input Full-Scale Voltage Range | FSR -V_REF | +V_REF     | VPP | Differential Input (Note 2, Note 4) |

### System Performance

<table>
<thead>
<tr>
<th>Sample Rate (Throughput Rate)</th>
<th>f_S</th>
<th>1 MspS</th>
<th>500 kSPS</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Resolution (No Missing Codes)</td>
<td>14</td>
<td>—</td>
<td>—</td>
<td>MCP33151D-XX</td>
</tr>
<tr>
<td>Integral Nonlinearity</td>
<td>INL</td>
<td>±1.5</td>
<td>±0.27</td>
<td>±1.5 LSB</td>
</tr>
<tr>
<td>Differential Nonlinearity</td>
<td>DNL</td>
<td>-0.8</td>
<td>±0.11</td>
<td>+0.8 LSB</td>
</tr>
</tbody>
</table>

**Note 1:** This parameter is ensured by design and not 100% tested.

**Note 2:** This parameter is ensured by characterization and not 100% tested.

**Note 3:** Decoupling capacitor is recommended on the following pins:
- (a) AVDD pin: 1 µF ceramic capacitor
- (b) DVIO pin: 0.1 µF ceramic capacitor
- (c) VREF pin: 10 µF tantalum capacitor

**Note 4:** Differential Input Full-Scale Range (FSR) = 2 x V_REF.

**Note 5:** PSRR (dB) = -20 log(DVOUT/AVDD), where DVOUT = change in conversion result.

**Note 6:** ENOB = (SINAD - 1.76)/6.02.
### TABLE 1-1: ELECTRICAL CHARACTERISTICS (CONTINUED)

**Electrical Specifications:** Unless otherwise specified, all parameters apply for \( T_A = -40^\circ C \) to \(+125^\circ C\), \( AVDD = 1.8V\), \( DVIO = 3.3V\), \( VREF = 5V\), \( GND = 0V\), Differential Analog Input (\( V_{IN} \)) = \(-1\) dBFS sine wave, \( f_{IN} = 10\) kHz, \( CLOAD_SDO = 20\) pF, \(+25^\circ C\) is applied for typical values.

MCP331x1D-10: Sample Rate \((f_S) = 1\) Msps, SPI Clock Input (SCLK) = 60 MHz.
MCP331x1D-05: Sample Rate \((f_S) = 500\) kSPS, SPI Clock Input (SCLK) = 30 MHz.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset Error</td>
<td>-1.62 ±0.4</td>
<td>1.62</td>
<td>mV</td>
<td>MCP33151D-XX</td>
<td></td>
</tr>
<tr>
<td>Offset Error Drift with Temperature</td>
<td>1.33 ±0.4</td>
<td>1.33</td>
<td>mV</td>
<td>MCP33141D-XX</td>
<td></td>
</tr>
<tr>
<td>Gain Error</td>
<td>( G_{ER} )</td>
<td>±0.1</td>
<td>( \mu V^/\circ C )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain Error Drift with Temperature</td>
<td>±0.2</td>
<td>LSb</td>
<td>MCP33151D-XX</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Common-mode Rejection Ratio</td>
<td>CMRR</td>
<td>84</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power Supply Rejection Ratio</td>
<td>PSRR</td>
<td>75</td>
<td>dB</td>
<td>Note 5</td>
<td></td>
</tr>
</tbody>
</table>

#### Dynamic Performance

<table>
<thead>
<tr>
<th>Signal-to-Noise Ratio</th>
<th>SNR</th>
<th>MCP33151D-10 and MCP33151D-05: 14-bit ADC</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>( V_{REF} = 5V, f_{IN} = 1) kHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{REF} = 1.8V, f_{IN} = 1) kHz</td>
</tr>
<tr>
<td></td>
<td>82.6</td>
<td>83.7</td>
</tr>
<tr>
<td></td>
<td>78.8</td>
<td>79.2</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Signal-to-Noise Distortion Ratio (Note 6)</th>
<th>SINAD</th>
<th>MCP33151D-10 and MCP33151D-05: 14-bit ADC</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>( V_{REF} = 5V, f_{IN} = 1) kHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{REF} = 1.8V, f_{IN} = 1) kHz</td>
</tr>
<tr>
<td></td>
<td>82.6</td>
<td>83.7</td>
</tr>
<tr>
<td></td>
<td>78.8</td>
<td>79.2</td>
</tr>
</tbody>
</table>

**Note 1:** This parameter is ensured by design and not 100% tested.

**Note 2:** This parameter is ensured by characterization and not 100% tested.

**Note 3:** Decoupling capacitor is recommended on the following pins:
(a) \( AVDD \) pin: 1 \( \mu F \) ceramic capacitor,
(b) \( DVIO \) pin: 0.1 \( \mu F \) ceramic capacitor,
(c) \( V_{REF} \) pin: 10 \( \mu F \) tantalum capacitor.

**Note 4:** Differential Input Full-Scale Range (FSR) = \( 2 \times V_{REF} \).

**Note 5:** PSRR (dB) = \(-20 \log(D_{VOUT}/AVDD)\), where \( D_{VOUT} \) = change in conversion result.

**Note 6:** ENOB = (SINAD - 1.76)/6.02.
### Table 1-1: Electrical Characteristics (Continued)

**Electrical Specifications:** Unless otherwise specified, all parameters apply for $T_A = -40^\circ C$ to $+125^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS sine wave, $f_{IN} = 10 kHz$, $C_{LOAD_SDO} = 20\, pF$, $+25^\circ C$ is applied for typical values.

MCP331x1D-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.

MCP331x1D-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>SFDR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCP33151D-10 and MCP33151D-05: 14-bit ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>110.5</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 5V$, $f_{IN} = 1 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>107.2</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 1.8V$, $f_{IN} = 1 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>105.9</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 5V$, $f_{IN} = 10 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>96.3</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 1.8V$, $f_{IN} = 10 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>99.8</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 5V$, $f_{IN} = 1 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>99.4</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 1.8V$, $f_{IN} = 1 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>99.9</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 5V$, $f_{IN} = 10 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>95.2</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 1.8V$, $f_{IN} = 10 kHz$</td>
</tr>
<tr>
<td>THD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCP33151D-10 and MCP33151D-05: 14-bit ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>-105.0</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 5V$, $f_{IN} = 1 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>-105.2</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 1.8V$, $f_{IN} = 1 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>-103.2</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 5V$, $f_{IN} = 10 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>95.2</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 1.8V$, $f_{IN} = 10 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>-100.7</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 5V$, $f_{IN} = 1 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>-100.3</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 1.8V$, $f_{IN} = 1 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>-100.4</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 5V$, $f_{IN} = 10 kHz$</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
<td>-94.2</td>
<td>—</td>
<td>—</td>
<td>dBC</td>
<td>$V_{REF} = 1.8V$, $f_{IN} = 10 kHz$</td>
</tr>
<tr>
<td><strong>Note 2:</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**System Self-Calibration**

<table>
<thead>
<tr>
<th>Self-Calibration Time</th>
<th>$t_{CAL}$</th>
<th>—</th>
<th>400</th>
<th>550</th>
<th>ms</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of SCLK Clocks for Recalibrate Command</td>
<td>ReCalNSCLK</td>
<td>—</td>
<td>1024</td>
<td>—</td>
<td>clocks</td>
</tr>
</tbody>
</table>

**Serial Interface Timing Information:** See Serial Interface Timing Specifications

**Digital Inputs/Outputs**

| High-level Input Voltage | $V_{IH}$ | $0.7 \times D_{V_{IO}}$ | — | $D_{V_{IO}} + 0.3\, V$ | $D_{V_{IO}} \geq 2.3V$ |
| Low-level Input Voltage  | $V_{IL}$ | -0.3 | — | $0.3 \times D_{V_{IO}}$ | $D_{V_{IO}} \geq 2.3V$ |
|                        |         | -0.3 | — | $0.2 \times D_{V_{IO}}$ | $D_{V_{IO}} < 2.3V$ |
| Hysteresis of Schmitt Trigger Inputs | $V_{HYST}$ | — | $0.2 \times D_{V_{IO}}$ | — | $V$ | All digital inputs |

**Notes:**

1. This parameter is ensured by design and not 100% tested.
2. This parameter is ensured by characterization and not 100% tested.
3. Decoupling capacitor is recommended on the following pins:
   (a) $AV_{DD}$ pin: 1 $\mu F$ ceramic capacitor, (b) $DV_{IO}$ pin: 0.1 $\mu F$ ceramic capacitor,
   (c) $V_{REF}$ pin: 10 $\mu F$ tantalum capacitor.
4. Differential Input Full-Scale Range (FSR) = $2 \times V_{REF}$.
5. PSRR (dB) = $-20 \log(D_{VOUT}/AV_{DD})$, where $D_{VOUT}$ = change in conversion result.
6. ENOB = $(\text{SINAD} - 1.76)/6.02$. 

© 2019 Microchip Technology Inc.
### TABLE 1-1: ELECTRICAL CHARACTERISTICS (CONTINUED)

**Electrical Specifications:** Unless otherwise specified, all parameters apply for $T_A = -40^\circ C$ to $+125^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS sine wave, $f_{IN} = 10 kHz$, $C_{LOAD\_SDO} = 20 \mu F$, $+25^\circ C$ is applied for typical values.

MCP331x1D-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.

MCP331x1D-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Low-level Output Voltage</td>
<td>$V_{OL}$</td>
<td>—</td>
<td>—</td>
<td>$0.2 \times DV_{IO}$</td>
<td>V</td>
<td>$I_{OL} = 500 \mu A$ (source)</td>
</tr>
<tr>
<td>High-level Output Voltage</td>
<td>$V_{OH}$</td>
<td>$0.8 \times DV_{IO}$</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td>$I_{OH} = -500 \mu A$ (sink)</td>
</tr>
<tr>
<td>Input Leakage Current</td>
<td>$I_{LI}$</td>
<td>—</td>
<td>—</td>
<td>±1</td>
<td>µA</td>
<td>$CNVST/SDI/SCLK = GND or DV_{IO}$</td>
</tr>
<tr>
<td>Output Leakage Current</td>
<td>$I_{LO}$</td>
<td>—</td>
<td>—</td>
<td>±1</td>
<td>µA</td>
<td>Output is high-Z, $SDO = GND$ or $DV_{IO}$</td>
</tr>
<tr>
<td>Internal Capacitance (all digital inputs and outputs)</td>
<td>$C_{INT}$</td>
<td>7</td>
<td>—</td>
<td>—</td>
<td>pF</td>
<td>$T_A = +25^\circ C$</td>
</tr>
</tbody>
</table>

**Note 1:** This parameter is ensured by design and not 100% tested.

**Note 2:** This parameter is ensured by characterization and not 100% tested.

**Note 3:** Decoupling capacitor is recommended on the following pins:
- (a) $AV_{DD}$ pin: 1 µF ceramic capacitor,
- (b) $DV_{IO}$ pin: 0.1 µF ceramic capacitor,
- (c) $V_{REF}$ pin: 10 µF tantalum capacitor.

**Note 4:** Differential Input Full-Scale Range (FSR) = $2 \times V_{REF}$.

**Note 5:** PSRR (dB) = $-20 \log(D_{VOUT}/AV_{DD})$, where $D_{VOUT}$ is change in conversion result.

**Note 6:** $ENOB = (SINAD - 1.76)/6.02$.

### TABLE 1-2: SERIAL INTERFACE TIMING SPECIFICATIONS

**Electrical Specifications:** Unless otherwise specified, all parameters apply for $T_A = -40^\circ C$ to $+125^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $GND = 0V$, Differential Analog Input ($A_{IN}$) = -1 dBFS sine wave, Resolution = 14-bit (MCP33151D-10), $f_{IN} = 10 kHz$, Sample Rate ($f_S$) = 1 Msps, $+25^\circ C$ is applied for typical values. All timings are measured at 50%. See Figure 1-1 for timing diagram.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Serial Clock Frequency</td>
<td>$f_{SCLK}$</td>
<td>—</td>
<td>—</td>
<td>100</td>
<td>MHz</td>
<td>See $f_{SCLK}$ specification</td>
</tr>
<tr>
<td>SCLK Period</td>
<td>$t_{SCLK}$</td>
<td>10</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>$DV_{IO} \geq 3.3V, f_{SCLK} = 100 MHz$ (Max.)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>12</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>$DV_{IO} \geq 2.3V, f_{SCLK} = 83.3 MHz$ (Max.)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>16</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>$DV_{IO} \geq 1.7V, f_{SCLK} = 62.5 MHz$ (Max.)</td>
</tr>
<tr>
<td>SCLK Low Time</td>
<td>$t_{SCLK_L}$</td>
<td>3</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>$DV_{IO} \geq 2.3V$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4.5</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>$DV_{IO} \geq 1.7V$</td>
</tr>
<tr>
<td>SCLK High Time</td>
<td>$t_{SCLK_H}$</td>
<td>3</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>$DV_{IO} \geq 2.3V$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4.5</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>$DV_{IO} \geq 1.7V$</td>
</tr>
<tr>
<td>Output Valid from SCLK Low</td>
<td>$t_{DO}$</td>
<td>—</td>
<td>—</td>
<td>10</td>
<td>ns</td>
<td>$DV_{IO} \geq 3.3V$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td>—</td>
<td>12</td>
<td>ns</td>
<td>$DV_{IO} \geq 2.3V$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td>—</td>
<td>16</td>
<td>ns</td>
<td>$DV_{IO} \geq 1.7V$</td>
</tr>
<tr>
<td>Quiet Time</td>
<td>$t_{QUIET}$</td>
<td>10</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

**3-wire Operation:**

**Note 1:** This parameter is ensured by design and not 100% tested.

**Note 2:** This parameter is ensured by characterization and not 100% tested.
TABLE 1-2: SERIAL INTERFACE TIMING SPECIFICATIONS (CONTINUED)

Electrical Specifications: Unless otherwise specified, all parameters apply for T_A = -40°C to +125°C, AVDD = 1.8V, DVIO = 3.3V, GND = 0V, Differential Analog Input (A_IN) = -1 dBFS sine wave, Resolution = 14-bit (MCP33151D-10), f_IN = 10 kHz, Sample Rate (f_S) = 1 MSpS, +25°C is applied for typical values. All timings are measured at 50%. See Figure 1-1 for timing diagram.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDI Valid Setup Time</td>
<td>t_SU_SDIIH_CNV</td>
<td>5</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>SDI High to CNVST Rising Edge</td>
</tr>
<tr>
<td>CNVST Pulse Width Time</td>
<td>t_CN VH</td>
<td>10</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>D_VIO ≥ 2.3V</td>
</tr>
<tr>
<td>Output Enable Time</td>
<td>t_EN</td>
<td>—</td>
<td>—</td>
<td>10</td>
<td>—</td>
<td>D_VIO ≥ 1.7V</td>
</tr>
<tr>
<td>Output Disable Time</td>
<td>t_DIS</td>
<td>—</td>
<td>—</td>
<td>15</td>
<td>—</td>
<td>Note 2</td>
</tr>
</tbody>
</table>

MCP331x1D-10

<table>
<thead>
<tr>
<th>Sample Rate</th>
<th>f_S</th>
<th>—</th>
<th>—</th>
<th>1</th>
<th>MspS</th>
<th>Throughput Rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Acquisition Time</td>
<td>t_ACO</td>
<td>250</td>
<td>490</td>
<td>—</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>Data Conversion Time</td>
<td>t_CN V</td>
<td>—</td>
<td>510</td>
<td>750</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Time Between Conversions</td>
<td>t_CYC</td>
<td>1</td>
<td>—</td>
<td>—</td>
<td>μs</td>
<td>t_CYC = t_ACO + t_CN V, f_S = 1 MSpS</td>
</tr>
</tbody>
</table>

MCP331x1D-05

<table>
<thead>
<tr>
<th>Sample Rate</th>
<th>f_S</th>
<th>—</th>
<th>—</th>
<th>500</th>
<th>kSPS</th>
<th>Throughput Rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Acquisition Time</td>
<td>t_ACO</td>
<td>600</td>
<td>800</td>
<td>—</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>Data Conversion Time</td>
<td>t_CN V</td>
<td>—</td>
<td>1200</td>
<td>1400</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Time Between Conversions</td>
<td>t_CYC</td>
<td>2</td>
<td>—</td>
<td>—</td>
<td>μs</td>
<td>t_CYC = t_ACO + t_CN V, f_S = 500 kSPS</td>
</tr>
</tbody>
</table>

Note 1: This parameter is ensured by design and not 100% tested.
2: This parameter is ensured by characterization and not 100% tested.

FIGURE 1-1: Interface Timing Diagram (14-bit device). CNVST is Used as Chip Select. See Section 6.0 “Digital Serial Interface” for More Details.
### TABLE 1-3: TEMPERATURE CHARACTERISTICS

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Symbol</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Temperature Ranges</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td>$T_A$</td>
<td>-40</td>
<td>—</td>
<td>+125</td>
<td>°C</td>
<td>Note 1</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>$T_A$</td>
<td>-65</td>
<td>—</td>
<td>+150</td>
<td>°C</td>
<td>Note 1</td>
</tr>
<tr>
<td>Thermal Package Resistance</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal Resistance, MSOP-10</td>
<td>$\theta_{JA}$</td>
<td>—</td>
<td>202</td>
<td>—</td>
<td>°C/W</td>
<td></td>
</tr>
<tr>
<td>Thermal Resistance, TDFN-10</td>
<td>$\theta_{JA}$</td>
<td>—</td>
<td>68</td>
<td>—</td>
<td>°C/W</td>
<td></td>
</tr>
</tbody>
</table>

**Note 1:** The internal junction temperature ($T_J$) must not exceed the absolute maximum specification of +150°C.
2.0 TYPICAL PERFORMANCE CURVES FOR 14-BIT DEVICES (MCP33151D-XX)

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

Note: Unless otherwise specified, all parameters apply for TA = +25°C, AVDD = 1.8V, DVIO = 3.3V, VREF = 5V, GND = 0V, Differential Analog Input (VIN) = -1 dBFS, fIN = 10 kHz, CLOAD_SDO = 20 pF.

MCP33151D-10: Sample Rate (fS) = 1 Msps, SPI Clock Input = 60 MHz.
MCP33151D-05: Sample Rate (fS) = 500 kSPS, SPI Clock Input = 30 MHz.

FIGURE 2-1: INL vs. Output Code: $V_{REF} = 5V$.

FIGURE 2-2: INL vs. Output Code: $V_{REF} = 1.8V$.

FIGURE 2-3: INL vs. Reference Voltage.

FIGURE 2-4: DNL vs. Output Code: $V_{REF} = 5V$.

FIGURE 2-5: DNL vs. Output Code: $V_{REF} = 1.8V$.

FIGURE 2-6: DNL vs. Reference Voltage.
Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AVDD = 1.8V$, $DVIO = 3.3V$, $VREF = 5V$, $GND = 0V$, Differential Analog Input $(VIN) = -1$ dBFS, $fIN = 10$ kHz, $CLOAD_SDO = 20$ pF.

MCP33151D-10: Sample Rate $(f_S) = 1$ Msps, SPI Clock Input = 60 MHz.
MCP33151D-05: Sample Rate $(f_S) = 500$ kSPS, SPI Clock Input = 30 MHz.

FIGURE 2-7: INL vs. Temperature.

FIGURE 2-8: FFT for 10 kHz Input Signal: $f_S = 1$ Msps, $V_{IN} = -1$ dBFS, $V_{REF} = 5V$.

FIGURE 2-9: FFT for 10 kHz Input Signal: $f_S = 500$ kSPS, $V_{IN} = -1$ dBFS, $V_{REF} = 5V$.

FIGURE 2-10: DNL vs. Temperature.

FIGURE 2-11: FFT for 10 kHz Input Signal: $f_S = 1$ Msps, $V_{IN} = -1$ dBFS, $V_{REF} = 1.8V$.

FIGURE 2-12: FFT for 10 kHz Input Signal: $f_S = 500$ kSPS, $V_{IN} = -1$ dBFS, $V_{REF} = 1.8V$. 
MCP33151D/41D-XX

Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AV_{DD} = 1.8\,V$, $DV_{DD} = 3.3\,V$, $V_{REF} = 5\,V$, $GND = 0\,V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10\,kHz$, $C_{LOAD\_SDO} = 20\,pF$.

MCP33151D-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input = 60 MHz.
MCP33151D-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input = 30 MHz.

FIGURE 2-13: SNR/SINAD/ENOB vs. Reference Voltage.

FIGURE 2-14: SNR/SINAD vs. Temperature: $V_{REF} = 5\,V$.

FIGURE 2-15: THD/SFDR vs. Temperature: $V_{REF} = 5\,V$.

FIGURE 2-16: THD/SFDR vs. Reference Voltage.

FIGURE 2-17: SNR/SINAD vs. Temperature: $V_{REF} = 1.8\,V$.

FIGURE 2-18: THD/SFDR vs. Temperature: $V_{REF} = 1.8\,V$. 
Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10$ kHz, $C_{LOAD\_SDO} = 20$ pF.

**MCP33151D-10:** Sample Rate ($f_S$) = 1 Msps, SPI Clock Input = 60 MHz.

**MCP33151D-05:** Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input = 30 MHz.

**FIGURE 2-19:** SNR/SINAD vs. Input Frequency: $V_{REF} = 5V$.

**FIGURE 2-20:** THD/SFDR vs. Input Frequency: $V_{REF} = 5V$.

**FIGURE 2-21:** SNR/SINAD vs. Input Amplitude: $V_{REF} = 5V$.

**FIGURE 2-22:** SNR/SINAD vs. Input Frequency: $V_{REF} = 1.8V$.

**FIGURE 2-23:** THD/SFDR vs. Input Frequency: $V_{REF} = 1.8V$.

**FIGURE 2-24:** SNR/SINAD vs. Input Amplitude: $V_{REF} = 1.8V$. 
Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AVDD = 1.8V$, $DVIQ = 3.3V$, $VREF = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10 kHz$, $C_{LOAD_SDO} = 20 pF$.
MCP33151D-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input = 60 MHz.
MCP33151D-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input = 30 MHz.


FIGURE 2-26: SNR/SINAD/ENOB vs. Sample Rate: $V_{REF} = 5V$.

FIGURE 2-27: THD/SFDR vs Sample Rate: $V_{REF} = 5V$.

FIGURE 2-28: THD/SFDR vs. Input Amplitude: $V_{REF} = 1.8V$.

FIGURE 2-29: SNR/SINAD/ENOB vs. Sample Rate: $V_{REF} = 1.8V$.

FIGURE 2-30: THD/SFDR vs Sample Rate: $V_{REF} = 1.8V$. 
Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AVDD = 1.8V$, $DVIO = 3.3V$, $VREF = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10 kHz$, $C_{LOAD_SDO} = 20$ pF.

MCP33151D-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input = 60 MHz.
MCP33151D-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input = 30 MHz.
**Note:** Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10$ kHz, $C_{LOAD_{SDO}} = 20$ pF.

**MCP33151D-10:** Sample Rate ($f_S$) = 1 Msps, SPI Clock Input = 60 MHz.

**MCP33151D-05:** Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input = 30 MHz.

**FIGURE 2-37:** Power Consumption vs. Temperature, MCP33151D-10: $C_{LOAD_{SDO}} = 20$ pF.

**FIGURE 2-38:** Power Consumption vs. Temperature during Shutdown (Standby).

**FIGURE 2-39:** Power Consumption vs. Temperature, MCP33151D-05: $C_{LOAD_{SDO}} = 20$ pF.
3.0 TYPICAL PERFORMANCE CURVES FOR 12-BIT DEVICES (MCP33141D-XX)

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AVDD = 1.8V$, $DVIO = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10$ kHz, $C_{LOAD_SDO} = 20$ pF.

- **MCP33141D-10:** Sample Rate ($f_S$) = 1 Msps, SPI Clock Input = 60 MHz.
- **MCP33141D-05:** Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input = 30 MHz.

**FIGURE 3-1:** INL vs. Output Code: $V_{REF} = 5V$.

**FIGURE 3-2:** INL vs. Output Code: $V_{REF} = 1.8V$.

**FIGURE 3-3:** INL vs. Reference Voltage.

**FIGURE 3-4:** DNL vs. Output Code: $V_{REF} = 5V$.

**FIGURE 3-5:** DNL vs. Output Code: $V_{REF} = 1.8V$.

**FIGURE 3-6:** DNL vs. Reference Voltage.
Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10$ kHz, $C_{LOAD_SDO} = 20$ pF.

MCP33141D-10: Sample Rate ($f_s$) = 1 Msps, SPI Clock Input = 60 MHz.
MCP33141D-05: Sample Rate ($f_s$) = 500 kSPS, SPI Clock Input = 30 MHz.

FIGURE 3-7: INL vs. Temperature.

FIGURE 3-8: FFT for 10 kHz Input Signal: $f_s = 1$ Msps, $V_{IN} = -1$ dBFS, $V_{REF} = 5V$.

FIGURE 3-9: FFT for 10 kHz Input Signal: $f_s = 500$ kSPS, $V_{IN} = -1$ dBFS, $V_{REF} = 5V$.

FIGURE 3-10: DNL vs. Temperature.

FIGURE 3-11: FFT for 10 kHz Input Signal: $f_s = 1$ Msps, $V_{IN} = -1$ dBFS, $V_{REF} = 1.8V$.

FIGURE 3-12: FFT for 10 kHz Input Signal: $f_s = 500$ kSPS, $V_{IN} = -1$ dBFS, $V_{REF} = 1.8V$. 
**Note:** Unless otherwise specified, all parameters apply for $T_A = +25°C$, $AVDD = 1.8V$, $DVIO = 3.3V$, $VREF = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_IN = 10 kHz$, $CLOAD_SDO = 20 pF$.

**MCP33141D-10:** Sample Rate ($f_S$) = 1 Msps, SPI Clock Input = 60 MHz.

**MCP33141D-05:** Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input = 30 MHz.

---

**FIGURE 3-13:** SNR/SINAD/ENOB vs. Reference Voltage.

**FIGURE 3-14:** SNR/SINAD vs. Temperature: $V_{REF} = 5V$.

**FIGURE 3-15:** THD/SFDR vs. Temperature: $V_{REF} = 5V$.

**FIGURE 3-16:** THD/SFDR vs. Reference Voltage.

**FIGURE 3-17:** SNR/SINAD vs. Temperature: $V_{REF} = 1.8V$.

**FIGURE 3-18:** THD/SFDR vs. Temperature: $V_{REF} = 1.8V$. 

© 2019 Microchip Technology Inc. DS20006219A-page 21
Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10 kHz$, $C_{LOAD_SDO} = 20 \mu F$. 

**MCP33141D-10:** Sample Rate ($f_S$) = 1 Msps, SPI Clock Input = 60 MHz.  
**MCP33141D-05:** Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input = 30 MHz.

---

**FIGURE 3-19:** SNR/SINAD vs. Input Frequency: $V_{REF} = 5V$.

**FIGURE 3-20:** THD/SFDR vs. Input Frequency: $V_{REF} = 5V$.

**FIGURE 3-21:** SNR/SINAD vs. Input Amplitude: $V_{REF} = 5V$.

**FIGURE 3-22:** SNR/SINAD vs. Input Frequency: $V_{REF} = 1.8V$.

**FIGURE 3-23:** THD/SFDR vs. Input Frequency: $V_{REF} = 1.8V$.

**FIGURE 3-24:** SNR/SINAD vs. Input Amplitude: $V_{REF} = 1.8V$. 

---

© 2019 Microchip Technology Inc.
Note: Unless otherwise specified, all parameters apply for \( T_A = +25°C \), \( AVDD = 1.8V \), \( DVIO = 3.3V \), \( VREF = 5V \), \( GND = 0V \), Differential Analog Input \( (V_{IN}) = -1 \text{ dBFS} \), \( fIN = 10 \text{ kHz} \), \( CLOAD_{SDO} = 20 \text{ pF} \).

- **MCP33141D-10**: Sample Rate \( (fS) = 1 \text{ Msps}, \text{ SPI Clock Input} = 60 \text{ MHz} \).
- **MCP33141D-05**: Sample Rate \( (fS) = 500 \text{ kSPS}, \text{ SPI Clock Input} = 30 \text{ MHz} \).

---

**FIGURE 3-25:** THD/SFDR vs. Input Amplitude: \( V_{REF} = 5V \).

**FIGURE 3-26:** SNR/SINAD/ENOB vs. Sample Rate: \( V_{REF} = 5V \).

**FIGURE 3-27:** THD/SFDR vs. Sample Rate: \( V_{REF} = 5V \).

**FIGURE 3-28:** THD/SFDR vs. Input Amplitude: \( V_{REF} = 1.8V \).

**FIGURE 3-29:** SNR/SINAD/ENOB vs. Sample Rate: \( V_{REF} = 1.8V \).

**FIGURE 3-30:** THD/SFDR vs. Sample Rate: \( V_{REF} = 1.8V \).
Note: Unless otherwise specified, all parameters apply for \( T_A = +25^\circ C, AV_{DD} = 1.8V, DV_{IO} = 3.3V, V_{REF} = 5V, GND = 0V, \) Differential Analog Input \( (V_{IN}) = -1 \text{dBFS}, f_{IN} = 10 \text{kHz}, C_{LOAD_SDO} = 20 \text{pF}. \)

**MCP33141D-10:** Sample Rate \((f_{S}) = 1 \text{Msps}, \) SPI Clock Input \( = 60 \text{MHz}.\)

**MCP33141D-05:** Sample Rate \((f_{S}) = 500 \text{kSPS}, \) SPI Clock Input \( = 30 \text{MHz}.\)

---

**FIGURE 3-31:** Shorted Input Histogram: \( V_{REF} = 5V. \)

**FIGURE 3-32:** Offset and Gain Error vs. Temperature: \( V_{REF} = 5V. \)

**FIGURE 3-33:** Power Consumption vs. Sample Rate, MCP33141D-10: \( C_{LOAD_SDO} = 20 \text{pF}. \)

**FIGURE 3-34:** CMRR vs. Input Frequency: \( V_{REF} = 5V. \)

**FIGURE 3-35:** Offset and Gain Error vs. Temperature: \( V_{REF} = 1.8V. \)

**FIGURE 3-36:** Power Consumption vs. Sample Rate, MCP33141D-05: \( C_{LOAD_SDO} = 20 \text{pF}. \)
Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10$ kHz, $C_{LOAD_{SDO}} = 20$ pF.

MCP33141D-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input = 60 MHz.
MCP33141D-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input = 30 MHz.

**FIGURE 3-37:** Power Consumption vs. Temperature, MCP33141D-10: $C_{LOAD_{SDO}} = 20$ pF.

**FIGURE 3-38:** Power Consumption vs. Temperature during Shutdown (Standby).

**FIGURE 3-39:** Power Consumption vs. Temperature, MCP33141D-05: $C_{LOAD_{SDO}} = 20$ pF.
4.0 PIN DESCRIPTIONS

**TABLE 4-1: PIN FUNCTION TABLE**

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MSOP-10</td>
<td>TDFN-10</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>VREF</td>
<td>VREF - 1</td>
</tr>
<tr>
<td>2</td>
<td>AVDD</td>
<td>AVDD - 2</td>
</tr>
<tr>
<td>3</td>
<td>Ain+</td>
<td>Ain+ - 3</td>
</tr>
<tr>
<td>4</td>
<td>Ain-</td>
<td>Ain- - 4</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>GND - 5</td>
</tr>
<tr>
<td>6</td>
<td>CNVST</td>
<td>CNVST - 6</td>
</tr>
<tr>
<td>7</td>
<td>SDO</td>
<td>SDO - 7</td>
</tr>
<tr>
<td>8</td>
<td>SCLK</td>
<td>SCLK - 8</td>
</tr>
<tr>
<td>9</td>
<td>SDI</td>
<td>SDI - 9</td>
</tr>
<tr>
<td>10</td>
<td>DVIO</td>
<td>DVIO - 10</td>
</tr>
</tbody>
</table>

* Includes Exposed Thermal Pad (see Table 4-1).
4.1 Supply Voltages (AV\textsubscript{DD}, DV\textsubscript{IO})

The device has two power supply pins: (a) 1.8V analog power supply (AV\textsubscript{DD}), and (b) 1.7V to 5.5V digital input/output interface power supply (DV\textsubscript{IO}). Since DV\textsubscript{IO} has a very wide voltage range, some I/O interface signal parameters have slightly different timing specifications depending on the DV\textsubscript{IO} value. See Serial Interface Timing Specifications for details.

Note: Proper decoupling capacitors (1 µF to AV\textsubscript{DD}, 0.1 µF to DV\textsubscript{IO}) should be mounted as close as possible to the respective pins.

4.2 Reference Voltage (V\textsubscript{REF})

The device requires a single-ended external reference voltage (V\textsubscript{REF}). The external input reference range is from AV\textsubscript{DD} to 5.1V. This reference voltage sets the differential input full-scale range from \(-V\text{REF}\) to \(+V\text{REF}\).

The reference pin needs a tantalum decoupling capacitor (10 µF, 10V rating). Additional multiple ceramic capacitors can be added in parallel to decouple high-frequency noise.

4.2.1 VOLTAGE REFERENCE SELECTION

The performance of the voltage reference has a large impact on the accuracy of high-precision data acquisition systems. The voltage reference should have high accuracy, low-noise, and low-temperature drift. A ±0.1% output accuracy of the reference directly corresponds to ±0.1% absolute accuracy of the ADC output. The RMS output noise voltage of the reference must be less than 1/2 LSB of the ADC.

### FIGURE 4-2: Power-Up Sequence and Auto-Calibration Timing Diagram.

Note: Unlike manual recalibration, there will be no activity on SDO to indicate completion of auto-calibration. Refer to Section 6.2 “Recalibrate Command” for more details.
5.0 DEVICE OVERVIEW

When the MCP33151D/41D-XX is first powered-up, it automatically performs a self-calibration and enters a low-current input acquisition mode (Standby).

The external reference voltage (V REF), ranging from AVDD to 5.1V, sets the differential input full-scale range (FSR) from -VREF to +VREF.

The differential input signal needs an appropriate input common-mode voltage from 0V to VREF, depending on the input signal condition. VREF/2 is typically used for a symmetric differential input.

During input acquisition (Standby), the internal input sampling capacitors are connected to the input signal, while most of the internal analog circuits are shutdown to save power. During this input acquisition time (tACQ), the device consumes a typical current of 1.5 µA.

The user can operate the device with an easy-to-use, SPI-compatible, 3-wire interface.

The device initiates data conversion on the rising edge of the conversion-start control (CNVST). The data conversion time (tCNV) is set by the internal clock. Once the conversion is complete and the host lowers CNVST, the output data is available on SDO and the device automatically starts the next input acquisition. During this input acquisition time (tACQ), the user can clock out the output data by providing the SPI-compatible serial clock (SCLK).

The device provides conversion data with no missing codes. This ADC device family has a large input full-scale range, high precision, high throughput with no output latency, and is an ideal choice for various ADC applications.

5.1 Analog Inputs

Figure 5-1 shows a simplified equivalent circuit of the differential input architecture with a switched capacitor input stage. The input sampling capacitors (CS+ and CS-) are about 10 pF each. The back-to-back diodes (D1 - D2) at each input are ESD protection diodes. Note that these ESD diodes are tied to VREF, so that each input signal can swing from 0V to +VREF and from -VREF to +VREF differentially.

During input acquisition (Standby), the sampling switches are closed and each input sees the sampling capacitor (≈ 10 pF) in series with the on-resistance of the sampling switch, RSON (≈ 350Ω).

For high-precision data conversion applications, the input voltage needs to be fully settled within 1/2 LSB during the input acquisition period (tACQ). The settling time is directly related to the source impedance: A lower impedance source results in faster input settling time. Although the device can be driven directly with a low impedance source, using a low-noise input driver, such as the MCP6D11, is highly recommended.

FIGURE 5-1: Simplified Equivalent Analog Input Circuit.

5.1.1 ABSOLUTE MAXIMUM INPUT VOLTAGE RANGE

The input voltage at each input pin (AIN+ and Ain-) must meet the following absolute maximum input voltage limits:

- (VIN+, VIN-) < VREF + 0.1V
- (VIN+, VIN-) > GND - 0.1V

Note: The ESD diodes at the analog input pins are biased from VREF. Any input voltage outside the absolute maximum range can turn on the input ESD protection diodes and result in input leakage current which may cause conversion errors and permanent damage to the device. Care must be taken in setting the input voltage ranges so that the input voltage does not exceed the absolute maximum input voltage range.
5.1.2 INPUT VOLTAGE RANGE

The differential input (VIN) and common-mode voltage (VCM) at the input pins are defined by Equation 5-1:

**EQUATION 5-1: DIFFERENTIAL INPUT**

\[
V_{IN} = V_{IN^+} - V_{IN^-} \\
V_{CM} = \frac{V_{IN^+} + V_{IN^-}}{2}
\]

Where:

\[
V_{IN^+} = \text{the input at the } A_{IN^+} \text{ pin,} \\
V_{IN^-} = \text{the input at the } A_{IN^-} \text{ pin.}
\]

The absolute value of the differential input (VIN) needs to be less than the reference voltage. The device will output saturated output codes if the absolute value of the input (VIN) is greater than the reference voltage.

The differential input full-scale voltage range (FSR) is given by the external reference voltage (VREF) setting (Equation 5-2).

**EQUATION 5-2: FSR AND INPUT RANGE**

\[
\text{Input Full-Scale Range (FSR)} = 2V_{REF} \\
\text{Input Range: } -V_{REF} \leq V_{IN} \leq (V_{REF} - 1 \text{ LSB})
\]

5.2 Analog Input Conditioning Circuits

The MCP33151D/41D-XX supports various input types, such as: fully-differential inputs, arbitrary waveform inputs and single-ended inputs.

5.2.1 FULLY-DIFFERENTIAL INPUT SIGNALS

The MCP33151D/41D-XX provides the best linearity performance with fully-differential inputs. Figure 5-2 shows an example of a fully-differential input conditioning circuit with a differential input driver followed by an RC anti-aliasing filter. Figure 5-3 shows its transfer function.

The differential input (VIN) between the two differential ADC analog input pins (A_{IN^+}, A_{IN^-}) swings from -VREF to +VREF centered at the input common-mode voltage (V_{OCM}).

The front-end differential driver provides a low output impedance, which provides fast settling of the analog inputs during the acquisition phase and provides isolation between the signal source and the ADC. The RC low-pass anti-aliasing filter band-limits the output noise of the input driver and attenuates the kick-back noise spikes from the ADC during conversion.

Figure 5-2 is the reference circuit that is used to collect most of the linearity performance data shown in Section 1.0 “Key Electrical Characteristics”.

The differential input driver shown in Figure 5-2 can be replaced with a low noise dual-channel op-amp. See Section 5.3 “ADC Input Driver Selection” for the driver selection.

5.2.2 ARBITRARY WAVEFORM INPUT SIGNALS

The MCP33151D/41D-XX can convert input signals with arbitrary waveforms at the inputs A_{IN^+} and A_{IN^-}. These inputs can be symmetric, non-symmetric or independent with respect to each other.

In the arbitrary input configuration, each ADC analog input is connected to a single ended source ranging from 0V to VREF. In this case, the ADC converts the voltage difference between the two input signals. Figure 5-4 shows the configuration example for the arbitrary input signals.

5.2.3 SINGLE-ENDED INPUT SIGNALS

Although the MCP33151D/41D-10 is a fully-differential input device, it can also convert single-ended input signals. The most commonly recommended single-ended configurations are:

- pseudo-differential bipolar configuration, and
- pseudo-differential unipolar configuration.

5.2.3.1 Pseudo-Differential Bipolar Configuration

In the pseudo-differential bipolar configuration, one of the ADC analog inputs (typically A_{IN^+}) is driven with a fixed DC voltage (typically V_{REF}/2), while the other (A_{IN^-}) is connected to a single-ended signal in the range 0V to VREF.

In this case, the ADC converts the voltage difference between the single-ended signal and the DC voltage. Figure 5-5 shows the configuration example and Figure 5-6 shows its transfer function.
5.2.3.2 Pseudo-Differential Unipolar Configuration

In the pseudo-differential unipolar input configuration, one of the ADC analog inputs (typically A_{IN^-}) is connected to ground, while the other (A_{IN^+}) is connected to a single ended signal in the range 0V to V_{REF}.

In this case, the ADC converts the voltage difference between the single ended signal and ground. Figure 5-7 shows the configuration example and Figure 5-8 shows its transfer function.

![Input Conditional Circuit for Fully-Differential Input](image)

**Note 1:** Contact Microchip Technology Inc. for availability of MCP6D11 differential driver application circuits.

**Note 2:** Contact Microchip Technology Inc. for the MCP1501 voltage reference application circuit.

**FIGURE 5-2:** Input Conditional Circuit for Fully-Differential Input.

![Transfer Function for Figure 5-2](image)

**FIGURE 5-3:** Transfer Function for Figure 5-2.
FIGURE 5-4: Input Configuration for Arbitrary Waveform Input Signals.

Note 1: Contact Microchip Technology Inc. for availability of the low-noise driver application circuits.
2: Contact Microchip Technology Inc. for the MCP1501 voltage reference application circuit.


Note 1: Contact Microchip Technology Inc. for availability of the low-noise driver application circuits.
2: Contact Microchip Technology Inc. for the MCP1501 voltage reference application circuit.

FIGURE 5-6: Transfer Function for Figure 5-5.

Note 1: Contact Microchip Technology Inc. for availability of the low-noise driver application circuits.

Note 2: Contact Microchip Technology Inc. for the MCP1501 voltage reference application circuit.

FIGURE 5-8: Transfer Function for Figure 5-7.
5.3 ADC Input Driver Selection

The noise and distortion of the ADC input driver can degrade the dynamic performance (SNR, SFDR, and THD) of the overall ADC application system. Therefore, the ADC input driver needs better performance specifications than the ADC itself. The data sheet of the driver typically shows the output noise voltage and harmonic distortion parameters.

Figure 5-9 shows a simplified system noise presentation block diagram for the front-end driver and ADC.

![Simplified System Noise Representation](image)

**FIGURE 5-9: Simplified System Noise Representation.**

- **Unity Gain Bandwidth:**
  
  An input driver with higher bandwidth usually results in better overall linearity performance. Typically, the driver should have the unity gain bandwidth greater than 5 times the -3 dB cutoff frequency of the anti-aliasing filter:

  **EQUATION 5-3: BANDWIDTH REQUIREMENT FOR ADC INPUT DRIVER**

  \[
  BW_{Input\ Driver} \geq 5 \times f_B \quad (\text{Hz})
  \]

  \[
  \geq \frac{5}{2 \pi f_C} \quad , \text{for a single-pole RC filter.}
  \]

  Where:

  \[ f_B = -3 \text{ dB bandwidth of RC anti-aliasing filter, as shown in Figure 5-9.} \]

- **Distortion:**
  
  The nonlinearity characteristics of the input driver cause distortions in the ADC output. Therefore, the input driver should have less distortion than the ADC itself. The recommended total harmonic distortion (THD) of the driver is at least 10 dB less than that of the ADC:

  **EQUATION 5-4: RECOMMENDED THD FOR ADC INPUT DRIVER**

  \[
  THD_{Input\ Driver} \leq THD_{ADC} - 10 \quad (\text{dB})
  \]

- **ADC Input-Referred Noise:**
  
  When the ADC is operating with a full-scale input range, the ADC input-referred RMS noise is approximated as shown in **Equation 5-5:**

  **EQUATION 5-5: ADC INPUT-REFERRED NOISE**

  \[
  V_{N,ADC, \ Input-Referred \ Noise} (V) = \frac{FSR}{2\sqrt{2}} \frac{SNR}{20}, \text{ for differential input;}
  \]

  \[
  = \frac{V_{REF}}{2\sqrt{2}} \frac{SNR}{20}, \text{ for single-ended input.}
  \]

  Where FSR is the input full-scale range of the ADC.

- **Noise Contribution from the Front-End Driver:**
  
  The noise from the input driver can degrade the ADC’s SNR performance. Therefore, the selected input driver should have the lowest possible broadband noise density and 1/f noise. When an anti-aliasing filter is used after the input driver, the output noise density of the input driver is integrated over the -3 dB bandwidth of the filter.

  Equation 5-6 shows the RMS output noise voltage calculation using the RC filter’s bandwidth and noise density (\(e_N\)) of the input driver. \(G_N\) in **Equation 5-6** is the noise gain of the driver amplifier and becomes 1 for a unity gain buffer driver.

  **EQUATION 5-6: NOISE FROM FRONT-END DRIVER AMPLIFIER**

  \[
  V_{N,RMS,\ Driver,\ Noise} = G_N \frac{e_N}{\sqrt{2\pi f_B}} \quad (V)
  \]

  Where \(e_N\) is the broadband noise density (V/√Hz) of the front-end driver amplifier and is typically given in its data sheet.

  In **Equation 5-6**, 1/f noise (\(e_{NFlicker}\)) is ignored assuming it is very small compared to the broadband noise (\(e_N\)).

  For high precision ADC applications, the noise contribution from the front-end input driver amplifier is typically constrained to be less than about 20% (or 1/5 times) of the ADC input-referred noise as shown in **Equation 5-7:**

  **EQUATION 5-7: RECOMMENDED ADC INPUT DRIVER NOISE**

  \[
  V_{N,RMS,\ Driver,\ Noise} \leq \frac{1}{5} V_{N,ADC,\ Input-Referred\ Noise}
  \]
Using Equation 5-5 to Equation 5-7, the recommended noise voltage density \( (e_N) \) limit of the ADC input driver is expressed in Equation 5-8:

**EQUATION 5-8: NOISE DENSITY FOR ADC INPUT DRIVER**

\[
G_N \frac{e_N}{\sqrt{2}} \leq \frac{1}{3} V_{N,\text{ADC Input-Referred Noise}}
\]

(a) \( e_N \) for differential input ADC:

\[
e_N \leq \frac{1}{3G_N} \frac{1}{\sqrt{f_B}} V_{\text{REF}} 10^{\frac{SNR}{20}} \left( \frac{V}{\sqrt{Hz}} \right)
\]

(a) \( e_N \) for single-ended input ADC:

\[
e_N \leq \frac{1}{10G_N} \frac{1}{\sqrt{f_B}} V_{\text{REF}} 10^{\frac{SNR}{20}} \left( \frac{V}{\sqrt{Hz}} \right)
\]

Using Equation 5-8, the recommended maximum noise voltage density limit for unity gain input driver for differential input ADC can be estimated. Table 5-1 and Table 5-2 show a few example results with \( G_N = 1 \). These tables may be used as a reference when selecting the ADC input driver amplifier.

**TABLE 5-1: NOISE VOLTAGE DENSITY \( (e_N) \) OF INPUT DRIVER FOR MCP33151D-XX**

<table>
<thead>
<tr>
<th>ADC (Note 1)</th>
<th>RC Filter</th>
<th>ADC Input Driver Amplifier (( G_N = 1 ))</th>
</tr>
</thead>
<tbody>
<tr>
<td>VREF</td>
<td>SNR (dBFS)</td>
<td>ADC Input-Referred Noise</td>
</tr>
<tr>
<td>1.8V</td>
<td>78.8</td>
<td>146 µV</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3V</td>
<td>81.8</td>
<td>172 µV</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5V</td>
<td>83.7</td>
<td>231 µV</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Note 1:** See Equation 5-5 for the ADC input-referred noise calculation for differential input.

2: \( f_B \) is -3dB bandwidth of the RC anti-aliasing filter.

**TABLE 5-2: NOISE VOLTAGE DENSITY \( (e_N) \) OF INPUT DRIVER FOR MCP33141D-XX**

<table>
<thead>
<tr>
<th>ADC (Note 1)</th>
<th>RC Filter</th>
<th>ADC Input Driver Amplifier (( G_N = 1 ))</th>
</tr>
</thead>
<tbody>
<tr>
<td>VREF</td>
<td>SNR (dBFS)</td>
<td>ADC Input-Referred Noise</td>
</tr>
<tr>
<td>1.8V</td>
<td>72</td>
<td>319.7 µV</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3V</td>
<td>73.6</td>
<td>443.2 µV</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5V</td>
<td>73.8</td>
<td>721.9 µV</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Note 1:** See Equation 5-5 for the ADC input-referred noise calculation for differential input.

2: \( f_B \) is -3dB bandwidth of the RC anti-aliasing filter.
5.4 Device Operation

When the MCP33151D/41D-XX is first powered-up, it self-calibrates internal systems and automatically enters Input Acquisition mode. The device operates in two phases: (a) Input Acquisition (Standby) and (b) Data Conversion. Figure 5-10 shows the ADC’s operating sequence.

5.4.1 INPUT ACQUISITION PHASE (STANDBY)

During the input acquisition phase ($t_{ACQ}$), also called Standby, the two input sampling capacitors, $C_{S^+}$ and $C_{S^-}$, are connected to the $A_{IN^+}$ and $A_{IN^-}$ pins, respectively. The input voltage is sampled until a rising edge on CNVST is detected. The input voltage should be fully settled within 1/2 LSB during $t_{ACQ}$.

The acquisition time ($t_{ACQ}$) is user-controllable. The system designer can increase the acquisition time ($t_{ACQ}$) as much as needed to reduce sampling rate for additional power savings.

5.4.2 DATA CONVERSION PHASE

The start of the conversion is controlled by CNVST. On the rising edge of CNVST, the sampled charge is locked (sample switches are opened) and the ADC performs the conversion. Once a conversion is started, it will not stop until the current conversion is complete. The data conversion time ($t_{CNV}$) is not user controllable. After the conversion is complete and the host lowers CNVST, the output data is presented on SDO.

Any noise injection during the conversion phase may affect the accuracy of the conversion. To reduce external environment noise, minimize I/O events and running clocks during the conversion time.

The output data is clocked out MSB first. While the output data is being transferred, the device enters the next input acquisition phase.

**Note:** Transferring output data during the acquisition phase can disturb the next input sample. It is highly recommended to allow at least $t_{QUIET}$ (10 ns, typical) between the last edge on the SPI interface and the rising edge on CNVST. See Figure 1-1 for $t_{QUIET}$.

FIGURE 5-10: Device Operating Sequence.
5.4.3 SAMPLE THROUGHPUT RATE

The device completes data conversion within the maximum specification of the data conversion time (\(t_{CNV}\)). The continuous input sample rate is the inverse of the sum of input acquisition time (\(t_{ACQ}\)) and data conversion time (\(t_{CNV}\)). Equation 5-9 shows the continuous sample rate calculation using the minimum and maximum specifications of the input acquisition time (\(t_{ACQ}\)) and data conversion time (\(t_{CNV}\)).

**EQUATION 5-9: SAMPLE RATE**

\[
\text{Sample Rate} = \frac{1}{(t_{ACQ} + t_{CNV})}
\]

(a) MCP331X1D-10:

\[
\text{Sample Rate} = \frac{1}{(250 \text{ ns} + 750 \text{ ns})} = \text{1 MspS}
\]

(b) MCP331X1D-05:

\[
\text{Sample Rate} = \frac{1}{(600 \text{ ns} + 1400 \text{ ns})} = \text{500 kSPS}
\]

5.4.4 SERIAL SPI CLOCK FREQUENCY REQUIREMENT

The ADC output is collected during the input acquisition time (\(t_{ACQ}\)). For continuous input sampling and data conversion sequence, the SPI clock frequency should be fast enough to clock out all output data bits during the input acquisition time (\(t_{ACQ}\)). For the continuous sampling rate (\(f_S\)), the minimum SPI clock frequency requirement is determined by Equation 5-10:

**EQUATION 5-10: SPI CLOCK FREQUENCY REQUIREMENT**

\[
f_{SCLK} = \frac{1}{T_{SCLK}} = \frac{N}{t_{ACQ} - (t_{QUIET} + t_{EN})}
\]

Where:

- \(f_{SCLK}\) = minimum SPI serial clock frequency required to transfer all \(N\)-bits of output data during \(t_{ACQ}\)
- \(N\) = number of output data bits
- \(T_{SCLK}\) = Period of SPI clock
- \(N \times T_{SCLK}\) = Output data window
- \(t_{QUIET}\) = Quiet time between the last output bit and beginning of the next conversion start
  - \(= 10 \text{ ns (Min.)}\)
- \(t_{EN}\) = Output enable time
  - \(= 10 \text{ ns (Max.) with } DVIO \geq 2.3V\)

**Note:**

Refer to Serial Interface Timing Specifications for relevant timing information and see Figure 1-1 for interface timing diagram.

5.4.5 SERIAL SPI CLOCK FREQUENCY REQUIREMENT

The ADC output is collected during the input acquisition time (\(t_{ACQ}\)). For continuous input sampling and data conversion sequence, the SPI clock frequency should be fast enough to clock out all output data bits during the input acquisition time (\(t_{ACQ}\)). For the continuous sampling rate (\(f_S\)), the minimum SPI clock frequency requirement is determined by Equation 5-10:
5.5 Transfer Function

The differential analog input is \( V_{\text{IN}} = (V_{\text{IN}^+}) - (V_{\text{IN}^-}) \). The LSB size is given by Equation 5-11, and an example of LSB size vs. reference voltage is summarized in Table 5-3.

**EQUATION 5-11: LSB SIZE (EXAMPLE)**

\[
\text{LSB} = \frac{2V_{\text{REF}}}{2^N}
\]

Where \( N \) is the resolution of the ADC in bits.

<table>
<thead>
<tr>
<th>Reference Voltage ((V_{\text{REF}}))</th>
<th>LSB Size ((\mu \text{V}))</th>
<th>MCP33151D-XX ((14\text{-bit}))</th>
<th>MCP33141D-XX ((12\text{-bit}))</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.8V</td>
<td>219.7 (\mu)V</td>
<td>879.8 (\mu)V</td>
<td></td>
</tr>
<tr>
<td>2V</td>
<td>244 (\mu)V</td>
<td>976.6 (\mu)V</td>
<td></td>
</tr>
<tr>
<td>2.5V</td>
<td>305.2 (\mu)V</td>
<td>1.2207 mV</td>
<td></td>
</tr>
<tr>
<td>3V</td>
<td>366.2 (\mu)V</td>
<td>1.4648 mV</td>
<td></td>
</tr>
<tr>
<td>3.3V</td>
<td>402.8 (\mu)V</td>
<td>1.6113 mV</td>
<td></td>
</tr>
<tr>
<td>3.5V</td>
<td>427.3 (\mu)V</td>
<td>1.7090 mV</td>
<td></td>
</tr>
<tr>
<td>4V</td>
<td>488.3 (\mu)V</td>
<td>1.9531 mV</td>
<td></td>
</tr>
<tr>
<td>4.5V</td>
<td>549.3 (\mu)V</td>
<td>2.1973 mV</td>
<td></td>
</tr>
<tr>
<td>5V</td>
<td>610.4 (\mu)V</td>
<td>2.4414 mV</td>
<td></td>
</tr>
<tr>
<td>5.1V</td>
<td>622.6 (\mu)V</td>
<td>2.4902 mV</td>
<td></td>
</tr>
</tbody>
</table>

Table 5-3 shows an example of output codes of various input levels.

5.6 Digital Output Code

The digital output code is proportional to the input voltage. The output data is in binary two’s complement format. With this coding scheme the MSB can be considered a sign indicator. When the MSB is a logic ‘0’, the input is positive. When the MSB is a logic ‘1’, the input is negative. The following is an example of the output code:

(a) for a negative full-scale input:

**Analog Input:** \((V_{\text{IN}^+}) - (V_{\text{IN}^-}) = -V_{\text{REF}}\)

**Output Code:** 1000...0000

(b) for a zero differential input:

**Analog Input:** \((V_{\text{IN}^+}) - (V_{\text{IN}^-}) = 0\)

**Output Code:** 0000...0000

(c) for a positive full-scale input:

**Analog Input:** \((V_{\text{IN}^+}) - (V_{\text{IN}^-}) = +V_{\text{REF}}\)

**Output Code:** 0111...1111

The MSB (sign bit) is always transmitted first through the SDO pin.

The code will be locked at 0111...11 for all voltages greater than \((V_{\text{REF}} - 1 \text{ LSB})\) and 1000...00 for voltages less than \(-V_{\text{REF}}\). Table 5-4 shows an example of output codes of various input levels.
5.7 Data Accumulator

The MCP33151D/41D-XX devices feature an internal integrator capable of accumulating consecutive sample data and transmitting the accumulated data directly from the ADC, without requiring any special SPI settings to operate. This enables the user to achieve a higher ENOB through consecutive sample integration utilizing the ADC hardware, without requiring any external computational resources and reducing the amount of data transmitted on the serial bus. See Figure 5-12 for an example FFT performance plot after 1024 integrated samples while sampling a 75Hz input signal with a 5V reference voltage. Refer to Figure 5-13 for an example of FFT performance across possible integration lengths.

<table>
<thead>
<tr>
<th>TABLE 5-4: DIGITAL OUTPUT CODE</th>
<th>Digital Output Codes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Voltage (V)</td>
<td>MCP33151D-XX</td>
</tr>
<tr>
<td></td>
<td>(14-bit)</td>
</tr>
<tr>
<td></td>
<td>MCP33141D-XX</td>
</tr>
<tr>
<td></td>
<td>(12-bit)</td>
</tr>
<tr>
<td>VREF</td>
<td>01-1111-1111-1111</td>
</tr>
<tr>
<td>VREF - 1 LSB</td>
<td>01-1111-1111-1111</td>
</tr>
<tr>
<td></td>
<td>0111-1111-1111</td>
</tr>
<tr>
<td>2 LSB</td>
<td>00-0000-0000-0010</td>
</tr>
<tr>
<td>1 LSB</td>
<td>00-0000-0000-0001</td>
</tr>
<tr>
<td>0V</td>
<td>00-0000-0000-0000</td>
</tr>
<tr>
<td>-1 LSB</td>
<td>11-1111-1111-1111</td>
</tr>
<tr>
<td>-2 LSB</td>
<td>11-1111-1111-1110</td>
</tr>
<tr>
<td>&lt; VREF</td>
<td>10-0000-0000-0000</td>
</tr>
<tr>
<td>&lt; VREF</td>
<td>1000-0000-0000</td>
</tr>
</tbody>
</table>

5.7.1 DATA ACCUMULATOR USAGE

Data accumulation is performed automatically within the device between each sequential Conversion/Acquisition cycle (TCYC) whenever the current conversion results are not read out, up to a total of 1024 consecutive conversions for an ENOB increase of up to 5 bits above typical. To begin data accumulation, the user simply avoids transmitting any SCLK pulses during each sequential conversion cycle.

Note: If a sample has been converted but not read out, the sample can be discarded by providing at least 1 SCLK pulse before initiating the next conversion. Providing at least 1 SCLK will reset the system for single acquisition. Otherwise all consecutive conversions without an SCLK pulse will automatically be integrated with the previous conversion results.
After completing the desired number of conversions to achieve the target ENOB, the user can begin transferring the total accumulated data by transmitting the necessary number of SCLK pulses to transfer all stored bits. Refer to Table 5-5 for number of conversions, bit size and ENOB relationship. See Figure 6-5 and Figure 6-8 for example Conversion/Acquisition control and SPI timing operation.

Consecutive sample integration increases the bit size of the output data, up to the maximum output size of the ADC (24-bits / 18.5 ENOB at 1024 samples for a 14-bit ADC).

Because the addition of two binary values can produce a sum with an increased bit size, the ADC will need to output data proportional to the amount of samples being integrated. See Table 5-5 for an estimate of the data size and ENOB capability depending on the number of conversions the user chooses to integrate.

When using the accumulator, it is important to consider the frequency content of the input signal being sampled. Because the accumulator is averaging all consecutive conversions over the accumulated time period, the input frequency must be low enough to ensure that no signal information is being filtered out. This means that there is a performance trade-off between sample integration length (and resulting ENOB improvement) and the maximum input frequency that can be sampled. Refer to Table 5-6 to understand the roll-off frequencies for various integration lengths, and refer to Figure 5-14 for an example of the dB attenuation across integration lengths.

<table>
<thead>
<tr>
<th>Integration Length</th>
<th>Roll-Off (Hz @ 1MSPS)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1 dB</td>
<td>13226.3</td>
</tr>
<tr>
<td>0.01 dB</td>
<td>2091.5</td>
</tr>
<tr>
<td>0.001 dB</td>
<td>1045.7</td>
</tr>
<tr>
<td>0.0001 dB</td>
<td>522.9</td>
</tr>
<tr>
<td>0.00001 dB</td>
<td>261.4</td>
</tr>
<tr>
<td>0.000001 dB</td>
<td>130.7</td>
</tr>
<tr>
<td>0.0000001 dB</td>
<td>65.4</td>
</tr>
<tr>
<td>0.00000001 dB</td>
<td>32.7</td>
</tr>
<tr>
<td>0.000000001 dB</td>
<td>16.3</td>
</tr>
</tbody>
</table>

Note: The discrepancy between the output data size and the actual ENOB is a result of sample integration doubling both the signal amplitude and the noise power for each factor of two that the samples are integrated. By integrating 2 samples, the signal amplitude increases SNR by 6 dB, and the noise power decreases SNR by 3 dB, resulting in an overall SNR increase of 3 dB (+0.5 ENOB).

<table>
<thead>
<tr>
<th>Number of Conversions</th>
<th>ADC transmission size (bits)</th>
<th>Effective Number of bits (ENOB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>14</td>
<td>13.5</td>
</tr>
<tr>
<td>2</td>
<td>15</td>
<td>14</td>
</tr>
<tr>
<td>3 - 4</td>
<td>16</td>
<td>14 - 14.5</td>
</tr>
<tr>
<td>5 - 8</td>
<td>17</td>
<td>14.5 - 15</td>
</tr>
<tr>
<td>9 - 16</td>
<td>18</td>
<td>15 - 15.5</td>
</tr>
<tr>
<td>17 - 32</td>
<td>19</td>
<td>15.5 - 16</td>
</tr>
<tr>
<td>33 - 64</td>
<td>20</td>
<td>16 - 16.5</td>
</tr>
<tr>
<td>65 - 128</td>
<td>21</td>
<td>16.5 - 17</td>
</tr>
<tr>
<td>129 - 256</td>
<td>22</td>
<td>17 - 17.5</td>
</tr>
<tr>
<td>257 - 512</td>
<td>23</td>
<td>17.5 - 18</td>
</tr>
<tr>
<td>513 - 1024</td>
<td>24</td>
<td>18 - 18.5</td>
</tr>
</tbody>
</table>

Note 1: ENOB values based on typical 14b device characteristics under nominal conditions and setting N to the maximum value in the corresponding row.

FIGURE 5-14: Measured Attenuation of Fundamental Frequency (dB) vs Integration Length: Input Freq = 75 Hz.
6.0 DIGITAL SERIAL INTERFACE

The device has an SPI compatible serial digital interface using four digital interface pins: CNV, SDI, SDO and SCLK.

The following sections describe the operation of the MCP33151D/41D-XX using the digital serial interface. Table 6-1 summarizes the descriptions of both digital interface pins and interface options, respectively. The communication is always started by the host device (Master).

**6.1 Serial Interface Options and Serial Communications**

The device offers a \( \overline{CS} \) mode with 3-wire interface, and can operate either with or without a BUSY indicator status output. This BUSY status output bit is followed by the conversion output bits, and can be used as an interrupt request (IRQ) input for the digital host device.

The 3-Wire \( \overline{CS} \) mode (using CNV, SCLK, SDO) interface is simple and useful when the host device handles a single MCP33151D/41D-XX device.

The following sections detail the serial communication of the 3-Wire \( \overline{CS} \) modes with or without a BUSY output.

**TABLE 6-1: INTERFACE MODE SELECTION SUMMARY**

<table>
<thead>
<tr>
<th>Interface Mode</th>
<th>SDI Pin</th>
<th>CNV Pin at ( t_{CNV} ) (recommended)</th>
<th>SCLK at CNV Rising Edge</th>
<th>BUSY bit at SDO</th>
</tr>
</thead>
<tbody>
<tr>
<td>3-Wire ( \overline{CS} ) Mode without BUSY output bit</td>
<td>“High”</td>
<td>Transition from “High” to “Low” after ( t_{CNV} ) (Max)</td>
<td>—</td>
<td>No</td>
</tr>
<tr>
<td>3-Wire ( \overline{CS} ) Mode with BUSY output bit</td>
<td>“Low”</td>
<td>Transition from “High” to “Low” before ( t_{CNV} ) (Max)</td>
<td>—</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Note: The timing diagram examples in the following subsections are shown for 14-bit mode only. The examples are applicable for 12-bit mode in the same way with reduced bits.

6.1.1 \( \overline{CS} \) MODES

This interface option is most useful when a single MCP33151D/41D-XX is connected to an SPI-compatible digital host. Figure 6-1 shows the connection diagram with the host device. In this mode, CNV functions as both conversion control and chip select (\( \overline{CS} \)).

To enable this interface option, SDI can either be tied to \( V_{IO} \), or otherwise permanently held in a Logic = 1 state. By doing so, the device will never output a BUSY status bit.

As shown in Figure 6-2, at the rising edge of CNV, the conversion is initiated. The SDO pin becomes high-Z state (if no external pull-up is used). Once the conversion is initiated, it continues and the ADC completes the conversion regardless of the state of the CNV pin. This means the CNV pin can be used for other SPI devices after the conversion is initiated.

When conversion is complete, the device enters the acquisition phase (Power-Down state), and SDO comes out of the high-Z state when CNV is lowered. The device exits the acquisition phase when CNV goes “High”. SDO returns to a high-Z state after the 14th SCLK falling edge or when CNV goes high, whichever occurs first.

The device will output the MSB on the SDO pin following the falling edge of CNV, or once the Converting Phase (\( t_{CNV} \)) completes, whichever happens later. The remaining data bits are then clocked out on the subsequent SCLK falling edges. Data is valid on both edges of SCLK and can be captured on either edge. However, a digital host capturing data on the SCLK falling edge can achieve a faster read out rate.

It is recommended to use this mode only when the ADC Converting Phase (\( t_{CNV} \)) will complete before the falling edge of CNV.

Figure 6-2 and Figure 6-3 show the timing diagrams for both early and late CNV lowering scenarios.
FIGURE 6-1: Connection Diagram for 3-Wire CS Mode without BUSY Status Indicator Output Bit.

(a) MCP331xx  (b) Digital Host (Master)

FIGURE 6-2: Interface Timing Diagram for 3-Wire CS Mode without BUSY Status Indicator Output Bit, Late CNV (Recommended).
FIGURE 6-3: Interface Timing Diagram for 3-Wire CS Mode without BUSY Status Indicator Output Bit, Early CNV.

FIGURE 6-4: Interface Timing Diagram for Accumulator Operation in 3-Wire CS Mode without BUSY Status Indicator Output Bit.

Note: Refer to Section 5.7, Data Accumulator for more details about using the data accumulator feature.
6.1.1.2 3-Wire $\overline{CS}$ Mode with BUSY Output Bit

This interface option is typically used when a single MCP33151D/41D-XX is connected to an SPI-compatible digital host that has an interrupt (IRQ) input.

Figure 6-5 shows the connection diagram with the host device. In this mode, CNV functions as both conversion control and chip select ($\overline{CS}$).

To enable this interface option, SDI can either be tied to GND, or otherwise permanently held in a Logic = 0 state. By doing so, the device will output a BUSY bit before each conversion data sample.

As shown in Figure 6-6, at the rising edge of CNV, conversion is initiated. The SDO pin becomes high-Z state (if no external pull-up is used). Once the conversion is initiated, it continues and the ADC completes the conversion regardless of the state of the CNV pin. This means the CNV pin can be used for other SPI devices after the conversion is initiated.

When conversion is complete, the device enters an acquisition phase and Power-Down state, SDO comes out of the high-Z state, and outputs a BUSY status indicator bit (“Low” level). The device exits the acquisition phase when CNV once again returns to a “High” state. SDO then returns to a high-Z state after the 15th SCLK falling edge or when CNV goes high, whichever occurs first.

This configuration provides a high-to-low transition on the IRQ pin of the digital host caused by the BUSY bit. The data bits are clocked out, MSB first, on the subsequent SCLK falling edges. Data are valid on both edges of SCLK and can be captured on either edge. However, a digital host capturing data on the SCLK falling edge can achieve a faster reading rate.

Figure 6-6 and Figure 6-7 show the timing diagrams for both early and late CNV lowering scenarios.
FIGURE 6-6: Timing Diagram for 3-Wire CS Mode with BUSY Status indicator Output Bit, Early CNV (Recommended).

FIGURE 6-7: Timing Diagram for 3-Wire CS Mode with BUSY Status Indicator Output Bit, Late CNV.
FIGURE 6-8: Timing Diagram for Accumulator Operation in 3-Wire CS Mode with BUSY Status Indicator Output Bit.

Note: Refer to Section 5.7, Data Accumulator for more details about using the data accumulator feature.
6.2 Recalibrate Command

The recalibrate command may be used in the following cases:

- When the reference voltage was not fully settled during the initial power-on sequence.
- During operation, to ensure optimum performance across varying environment conditions, such as reference voltage and temperature.

A self-calibration is initiated by sending the recalibrate command. The host device sends a recalibrate command by transmitting 1024 SCLK pulses (including the clocks for data bits) while the device is in the acquisition phase (Standby).

The device drives SDO low during the recalibration procedure, and returns to high-Z once completed. The status of the recalibration procedure can be monitored by placing a pull-up on SDO, so that SDO goes high when the recalibration is complete.

Figure 6-9 shows the recalibrate command timing diagram. The calibration takes approximately 500 ms ($t_{CAL}$).

![Recalibrate Command Timing Diagram](Note 1)

**FIGURE 6-9: Recalibrate Command Timing Diagram.**

**Note:**
- SDI must remain “High” during the entire recalibration cycle.
- The 1024 clocks include the clocks for data bits.
- SDO outputs “Low” during calibration, and high-Z when exiting the calibration. This SDO activity is only present during manual recalibration and is not present during initial power-on auto-calibration. (See Section 4.3 “Power-Up Sequence and Auto-Calibration” for more details)
- After finishing the recalibration procedure, the device is ready for a new input sampling immediately.

When the device performs a calibration, it is important to note that the analog supply voltage ($AV_{DD}$), the reference voltage ($V_{REF}$) and the digital I/O interface supply voltage ($DV_{IO}$) must be stabilized for a correct calibration. This is particularly relevant during the initial power-on sequence. Refer to Section 4.3 “Power-Up Sequence and Auto-Calibration” for more details.
7.0 DEVELOPMENT SUPPORT

7.1 Device Evaluation Board

Microchip Technology Inc. offers a high speed/high precision SAR ADC evaluation platform which can be used to evaluate Microchip's latest high speed/high resolution SAR ADC products. The platform consists of an MCP331x1D-XX evaluation board, a data capture board (PIC32 MZ EF Curiosity Board), and a PC-based Graphical User Interface (GUI) software.

Figure 7-1 and Figure 7-2 show this evaluation tool. This evaluation platform allows users to quickly evaluate the ADC's performance for their specific application requirements.

Note: Contact Microchip Technology Inc. for the PIC32 MCU firmware and the MCP331x1D-XX Evaluation Kit.
7.2 PCB Layout Guidelines

Microchip provides the schematics and PCB layout of the MCP331x1D-XX Evaluation Board (P/N: ADM00873). It is strongly recommended that the user references the example circuits and PCB layouts.

A good schematic with low noise PCB layout is critical for high performing ADC application system designs. A few guidelines are listed below:

- Use low noise supplies (AVDD, DVIO, and VREF).
- All supply voltage pins, including reference voltage, need decoupling capacitors. Decoupling capacitor requirements for each supply pin are shown in Figure 4-1.
- Use NPO or COG type capacitor for the RC anti-aliasing filters in the analog input network.
- Keep the analog circuit section (analog input driver amplifiers, filters, voltage reference, ADC, etc.) with an analog ground plane, and the digital circuit section (MCU, digital I/O interface) with a digital ground plane. Keep these sections as much apart as possible. This will minimize any digital switching noise coupling into the analog section.
- Connect the analog and digital ground planes at a single point (away from the sensitive analog sections) with a 0Ω resistor or with a ferrite bead. See Figure 7-3 as an example of separated ground planes.
- Keep the clock and digital output data lines short and away from the sensitive analog sections as much as possible.
- **PCB Material and Layers:** Low-loss FR-4 material is most commonly used.

The following four layers are recommended:

(a) **Top Layer:** Most of the noise-sensitive analog components are populated on the top layer. Use all unused surface area as ground planes: analog ground plane in analog circuit section and digital ground in digital circuit section. These ground planes need to be tied to the corresponding ground planes in the second and bottom layers using multiple vias.

(b) **2nd Layer:** Use this layer as the ground plane: Analog ground plane under the analog circuit section of the top layer and digital ground plane under the digital circuit section on the top layer. Each ground plane is tied to its corresponding ground plane of top and bottom layers using multiple vias.

(c) **3rd Layer:** This layer is used to distribute various power supplies of the circuits. Use separate trace paths for the power supplies of analog and digital sections. Do not use the same power supply source for both analog and digital circuits.

(d) **Bottom Layer:** This layer is mostly used as a solid ground plane: Analog ground plane under the analog circuit section of the top layer and digital ground plane under the digital circuit section on the top layer. Each ground plane is tied to its corresponding ground plane of all layers using multiple vias.

Figure 7-3 and Figure 7-4 show brief examples of the PCB layout. See more details of the schematics and PCB layout in the MCP331x1D-XX Evaluation Board User’s Guide.
**FIGURE 7-4:** PCB Layout Example: See More Details in the MCP331x1D-XX EV Kit User’s Guide.
8.0 TERMINOLOGY

Analog Input Bandwidth (Full-Power Bandwidth)

The analog input frequency at which the spectral power of the fundamental frequency (as determined by FFT analysis) is reduced by 3 dB.

Aperture Delay or Sampling Delay

This is the time delay between the rising edge of the CNVST input and when the input signal is held for a conversion.

Differential Nonlinearity (DNL, No Missing Codes)

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. No missing codes indicates that all $16384$ codes for 14-bit ($4096$ codes for 12-bit) must be present over all the operating conditions.

Integral Nonlinearity (INL)

INL is the maximum deviation of each individual code from an ideal straight line drawn from negative full scale through positive full scale.

Signal-to-Noise Ratio (SNR)

SNR is the ratio of the power of the fundamental ($P_S$) to the noise floor power ($P_N$), below the Nyquist frequency and excluding the power at DC and the first nine harmonics.

**EQUATION 8-1:**

$$SNR = 10\log \left( \frac{P_S}{P_N} \right)$$

SNR is either given in units of dBC (dB to carrier), when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale), when the power of the fundamental is extrapolated to the converter full-scale range.

Signal-to-Noise and Distortion (SINAD)

SINAD is the ratio of the power of the fundamental ($P_S$) to the power of all the other spectral components including noise ($P_N$) and distortion ($P_D$) below the Nyquist frequency, but excluding DC:

**EQUATION 8-2:**

$$SINAD = 10\log \left( \frac{P_S}{P_D + P_N} \right)$$

$$= -10\log \left( \frac{SNR}{10^{\frac{THD}{10}} - 10^{\frac{THD}{10}}} \right)$$

SINAD is either given in units of dBC (dB to carrier), when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale), when the power of the fundamental is extrapolated to the converter full-scale range.

Effective Number of Bits (ENOB)

The effective number of bits for a sine wave input at a given input frequency can be calculated directly from its measured SINAD using the following formula:

**EQUATION 8-3:**

$$ENOB = \frac{SINAD - 1.76}{6.02}$$

Gain Error

Gain error is the deviation of the ADC’s actual input full-scale range from its ideal value. The gain error is given as a percentage of the ideal input full-scale range. Gain error is usually expressed in LSB or as a percentage of full-scale range (%FSR).

Offset Error

The major carry transition should occur for an analog value of $\frac{1}{2}$ LSB below $A_{IN^+} = A_{IN^-}$. Offset error is defined as the deviation of the actual transition from that point.

Temperature Drift

The temperature drift for offset error and gain error specifies the maximum change from the initial (+25°C) value to the value at across the $T_{MIN}$ to $T_{MAX}$ range. The value is normalized by the reference voltage and expressed in µV/°C or ppm/°C.

Maximum Conversion Rate

The maximum clock rate at which parametric testing is performed.

Spurious-Free Dynamic Range (SFDR)

SFDR is the ratio of the power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBC (dB to carrier) or dBFS.
Total Harmonic Distortion (THD)

THD is the ratio of the power of the fundamental ($P_s$) to the summed power of the first 13 harmonics ($P_d$).

**EQUATION 8-4:**

$$THD = 10 \log \left( \frac{P_s}{P_d} \right)$$

THD is typically given in units of dBc (dB to carrier). THD is also shown by:

**EQUATION 8-5:**

$$THD = -20 \log \left( \frac{\sqrt{V_2^2 + V_4^2 + \ldots + V_n^2}}{V_1^2} \right)$$

Where:

- $V_1$ = RMS amplitude of the fundamental frequency
- $V_1$ through $V_n$ = Amplitudes of the second through $n^{th}$ harmonics

Common-Mode Rejection Ratio (CMRR)

Common-mode rejection is the ability of a device to reject a signal that is common to both sides of a differential input pair. The common-mode signal can be an AC or DC signal or a combination of the two. CMRR is measured using the ratio of the differential signal gain to the common-mode signal gain and expressed in dB with **Equation 8-6**:

**EQUATION 8-6:**

$$CMRR = 20 \log \left( \frac{A_{DIFF}}{A_{CM}} \right)$$

Where:

- $A_{DIFF} = \Delta$Output Code/$\Delta$Differential Voltage
- $A_{DIFF} = \Delta$Output Code/$\Delta$Common-Mode Voltage
9.0 PACKAGING INFORMATION

9.1 Package Marking Information

10-Lead MSOP (3 × 3 mm)

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Code</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCP33151D-10-E/MS</td>
<td>51D-10</td>
</tr>
<tr>
<td>MCP33151D-05-E/MS</td>
<td>51D-05</td>
</tr>
<tr>
<td>MCP33141D-10-E/MS</td>
<td>41D-10</td>
</tr>
<tr>
<td>MCP33141D-05-E/MS</td>
<td>41D-05</td>
</tr>
</tbody>
</table>

**Note:** Applies to 10-Lead MSOP.

10-Lead TDFN (3 × 3 × 0.8 mm)

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Code</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCP33151D-10-E/MN</td>
<td>51D1</td>
</tr>
<tr>
<td>MCP33151D-05-E/MN</td>
<td>51D0</td>
</tr>
<tr>
<td>MCP33141D-10-E/MN</td>
<td>41D1</td>
</tr>
<tr>
<td>MCP33141D-05-E/MN</td>
<td>41D0</td>
</tr>
</tbody>
</table>

**Note:** Applies to 10-Lead TDFN.

**Legend:**
- XX...X Customer-specific information
- Y Year code (last digit of calendar year)
- YY Year code (last 2 digits of calendar year)
- WW Week code (week of January 1 is week ‘01’)
- NNN Alphanumeric traceability code
- e3 Pb-free JEDEC® designator for Matte Tin (Sn)
- * This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package.

**Note:** In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.
10-Lead Plastic Micro Small Outline Package (MS) [MSOP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging
10-Lead Plastic Micro Small Outline Package (MS) [MSOP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Dimension Limits</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of Pins</td>
<td>N</td>
<td>10</td>
<td></td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
<td>0.50 BSC</td>
<td></td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
<td></td>
<td>1.10</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
<td>0.75</td>
<td>0.85</td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
<td>0.00</td>
<td>0.15</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
<td>4.90 BSC</td>
<td></td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
<td>3.00 BSC</td>
<td></td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
<td>3.00 BSC</td>
<td></td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
<td>0.40</td>
<td>0.60</td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
<td>0.95 REF</td>
<td></td>
</tr>
<tr>
<td>Mold Draft Angle</td>
<td>Θ</td>
<td>0°</td>
<td>8°</td>
</tr>
<tr>
<td>Foot Angle</td>
<td>Θ1</td>
<td>5°</td>
<td>15°</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
<td>0.08</td>
<td>0.23</td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
<td>0.15</td>
<td>0.33</td>
</tr>
</tbody>
</table>

Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
3. Dimensioning and tolerancing per ASME Y14.5M.
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
   REF: Reference Dimension, usually without tolerance, for information purposes only.
10-Lead Plastic Micro Small Outline Package (MS) [MSOP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Contact Pitch</td>
<td>E</td>
</tr>
<tr>
<td>Contact Pad Spacing</td>
<td>C</td>
</tr>
<tr>
<td>Overall Width</td>
<td>Z</td>
</tr>
<tr>
<td>Contact Pad Width (X10)</td>
<td>X1</td>
</tr>
<tr>
<td>Contact Pad Length (X10)</td>
<td>Y1</td>
</tr>
<tr>
<td>Distance Between Pads (X5)</td>
<td>G1</td>
</tr>
<tr>
<td>Distance Between Pads (X8)</td>
<td>G</td>
</tr>
</tbody>
</table>

Notes:
1. Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
MCP33151D/41D-XX

10-Lead Thin Plastic Dual Flat, No Lead Package (MN) - 3x3x0.8mm Body [TDFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

Microchip Technology Drawing C04-185A Sheet 1 of 2
10-Lead Thin Plastic Dual Flat, No Lead Package (MN) - 3x3x0.8mm Body [TDFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
</tr>
<tr>
<td>Contact Thickness</td>
<td>A3</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Exposed Pad Length</td>
<td>D2</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
</tr>
<tr>
<td>Exposed Pad Width</td>
<td>E2</td>
</tr>
<tr>
<td>Contact Width</td>
<td>b</td>
</tr>
<tr>
<td>Contact Length</td>
<td>L</td>
</tr>
<tr>
<td>Contact-to-Exposed Pad</td>
<td>K</td>
</tr>
</tbody>
</table>

Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package may have one or more exposed tie bars at ends.
3. Package is saw singulated
4. Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
   REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-0185A Sheet 2 of 2
APPENDIX A: REVISION HISTORY

Revision A (June 2019)

• Initial release of this document
## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

<table>
<thead>
<tr>
<th>PART NO.</th>
<th>X</th>
<th>XX</th>
<th>[X][1]</th>
<th>X</th>
<th>XX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Type:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Sample Rate:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Tape and Reel Option:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Temperature Range:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Package:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Device:
- MCP33151D-10 = 1 Msps, 14-Bit Differential Input SAR ADC
- MCP33141D-10 = 1 Msps, 12-Bit Differential Input SAR ADC
- MCP33151D-05 = 500 kSPS, 14-Bit Differential Input SAR ADC
- MCP33141D-05 = 500 kSPS, 12-Bit Differential Input SAR ADC

### Input Type:
- D = Differential Input

### Sample Rate:
- 10 = 1 Msps
- 05 = 500 kSPS

### Tape and Reel Option:
- Blank = Standard packaging (tube or tray)
- T = Tape and Reel (Note 1)

### Temperature Range:
- E = -40°C to +125°C (Extended)

### Package:
- MS = Plastic Micro Small Outline Package (MSOP), 10-Lead
- MN = Thin Plastic Dual Flat No Lead Package (TDFN), 10-Lead (Note 2)

### Examples:

a) MCP33151D-10-E/MS: 14-bit, 1 Msps, 10-LD MSOP package
b) MCP33151D-10T-E/MS: 14-bit, 1 Msps, Tape and Reel, 10-LD MSOP package
c) MCP33151D-10-E/MN: 14-bit, 1 Msps, 10-LD TDFN package
d) MCP33151D-10T-E/MN: 14-bit, 1 Msps, Tape and Reel, 10-LD TDFN package
e) MCP33141D-10-E/MS: 12-bit, 1 Msps, 10-LD MSOP package
f) MCP33141D-10T-E/MS: 12-bit, 1 Msps, Tape and Reel, 10-LD MSOP package
g) MCP33141D-10-E/MN: 12-bit, 1 Msps, 10-LD TDFN package
h) MCP33141D-10T-E/MN: 12-bit, 1 Msps, Tape and Reel, 10-LD TDFN package
i) MCP33151D-05-E/MS: 14-bit, 500 kSPS, 10-LD MSOP package
j) MCP33151D-05T-E/MS: 14-bit, 500 kSPS, Tape and Reel, 10-LD MSOP package
k) MCP33151D-05T-E/MN: 14-bit, 500 kSPS, Tape and Reel, 10-LD TDFN package
l) MCP33141D-05-E/MS: 12-bit, 500 kSPS, 10-LD MSOP package
m) MCP33141D-05T-E/MN: 12-bit, 500 kSPS, Tape and Reel, 10-LD TDFN package

### Note 1:
Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.

### Note 2:
Contact Microchip Technology Inc. for availability.
NOTES:
Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.”

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer’s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BetaTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maxStylus, maxXtend, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, Picopower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNic, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermate 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.


SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved.
## AMERICAS

**Corporate Office**  
2355 West Chandler Blvd.  
Chandler, AZ 85224-6199  
Tel: 480-792-7200  
Fax: 480-792-7277  
Technical Support: [http://www.microchip.com/support](http://www.microchip.com/support)  
Web Address: [www.microchip.com](http://www.microchip.com)

- **Atlanta**  
  Duluth, GA  
  Tel: 678-957-9614  
  Fax: 678-957-1455
- **Austin, TX**  
  Tel: 512-257-3370
- **Boston**  
  Westborough, MA  
  Tel: 774-760-0087  
  Fax: 774-760-0088
- **Chicago**  
  Itasca, IL  
  Tel: 630-285-0071  
  Fax: 630-285-0075
- **Dallas**  
  Addison, TX  
  Tel: 972-818-7423  
  Fax: 972-818-2924
- **Detroit**  
  Novi, MI  
  Tel: 248-848-4000
- **Houston, TX**  
  Tel: 281-894-5983
- **Indianapolis**  
  Noblesville, IN  
  Tel: 317-773-8323  
  Fax: 317-773-5453  
  Tel: 317-536-2380
- **Los Angeles**  
  Mission Viejo, CA  
  Tel: 949-462-9523  
  Fax: 949-462-9608  
  Tel: 951-273-7800
- **Raleigh, NC**  
  Tel: 919-844-7510
- **New York, NY**  
  Tel: 631-435-6000
- **San Jose, CA**  
  Tel: 408-735-9110  
  Tel: 408-436-4270
- **Canada - Toronto**  
  Tel: 905-695-1980  
  Fax: 905-695-2078

## ASIA/PACIFIC

- **Australia - Sydney**  
  Tel: 61-2-9888-6733
- **China - Beijing**  
  Tel: 86-10-8569-7000
- **China - Chengdu**  
  Tel: 86-28-8665-5511
- **China - Chongqing**  
  Tel: 86-23-8890-9588
- **China - Dongguan**  
  Tel: 86-769-8702-9880
- **China - Guangzhou**  
  Tel: 86-20-8755-8029
- **China - Hangzhou**  
  Tel: 86-571-8792-8115
- **China - Hong Kong SAR**  
  Tel: 852-2943-5100
- **China - Nanjing**  
  Tel: 86-25-8473-2460
- **China - Qingdao**  
  Tel: 86-532-8502-7355
- **China - Shanghai**  
  Tel: 86-21-3326-8000
- **China - Shenyang**  
  Tel: 86-24-2334-2829
- **China - Shenzhen**  
  Tel: 86-755-8664-2200
- **China - Suzhou**  
  Tel: 86-186-6233-1526
- **China - Wuhan**  
  Tel: 86-27-5980-5300
- **China - Xian**  
  Tel: 86-29-8833-7252
- **China - Xiamen**  
  Tel: 86-592-2386138
- **China - Zhuhai**  
  Tel: 86-756-3210040
- **India - Bangalore**  
  Tel: 91-80-3090-4444
- **India - New Delhi**  
  Tel: 91-11-4160-8631
- **India - Pune**  
  Tel: 91-20-4121-0141
- **Japan - Osaka**  
  Tel: 81-6-6152-7160
- **Japan - Tokyo**  
  Tel: 81-3-6880-3770
- **Korea - Daegu**  
  Tel: 82-53-744-4301
- **Korea - Seoul**  
  Tel: 82-2-554-7200
- **Malaysia - Kuala Lumpur**  
  Tel: 60-3-7651-7906
- **Malaysia - Penang**  
  Tel: 60-4-227-8870
- **Philippines - Manila**  
  Tel: 63-2-634-9065
- **Singapore**  
  Tel: 65-6334-8870
- **Taiwan - Hsin Chu**  
  Tel: 886-3-577-8366
- **Taiwan - Kaohsiung**  
  Tel: 886-7-213-7830
- **Taiwan - Taipei**  
  Tel: 886-2-2508-8600
- **Thailand - Bangkok**  
  Tel: 66-2-694-1351
- **Vietnam - Ho Chi Minh**  
  Tel: 84-28-5448-2100

## ASIA/PACIFIC

- **Japan - Osaka**  
  Tel: 81-6-6152-7160
- **Japan - Tokyo**  
  Tel: 81-3-6880-3770
- **Korea - Daegu**  
  Tel: 82-53-744-4301
- **Korea - Seoul**  
  Tel: 82-2-554-7200
- **Malaysia - Kuala Lumpur**  
  Tel: 60-3-7651-7906
- **Malaysia - Penang**  
  Tel: 60-4-227-8870
- **Philippines - Manila**  
  Tel: 63-2-634-9065
- **Singapore**  
  Tel: 65-6334-8870
- **Taiwan - Hsin Chu**  
  Tel: 886-3-577-8366
- **Taiwan - Kaohsiung**  
  Tel: 886-7-213-7830
- **Taiwan - Taipei**  
  Tel: 886-2-2508-8600
- **Thailand - Bangkok**  
  Tel: 66-2-694-1351
- **Vietnam - Ho Chi Minh**  
  Tel: 84-28-5448-2100

## EUROPE

- **Austria - Wels**  
  Tel: 43-7242-2244-39  
  Fax: 43-7242-2244-393
- **Denmark - Copenhagen**  
  Tel: 45-4450-2828  
  Fax: 45-4485-2829
- **Finland - Espoo**  
  Tel: 358-9-4520-820
- **France - Paris**  
  Tel: 33-1-69-53-63-20  
  Fax: 33-1-69-30-90-79
- **Germany - Garching**  
  Tel: 49-8931-9700
- **Germany - Haan**  
  Tel: 49-2129-3766400
- **Germany - Heilbronn**  
  Tel: 49-7131-72400
- **Germany - Karlsruhe**  
  Tel: 49-721-625370
- **Germany - Munich**  
  Tel: 49-89-627-144-0  
  Fax: 49-89-627-144-44
- **Germany - Rosenheim**  
  Tel: 49-8031-354-560
- **Israel - Ra’anana**  
  Tel: 972-9-744-7705
- **Italy - Milan**  
  Tel: 39-0331-742611  
  Fax: 39-0331-466781
- **Italy - Padova**  
  Tel: 39-049-7625286
- **Netherlands - Drunen**  
  Tel: 31-416-690399  
  Fax: 31-416-690340
- **Norway - Trondheim**  
  Tel: 47-7288-4388
- **Poland - Warsaw**  
  Tel: 48-22-3325737
- **Romania - Bucharest**  
  Tel: 40-21-407-87-50
- **Spain - Madrid**  
  Tel: 34-91-708-08-90  
  Fax: 34-91-708-08-91
- **Sweden - Gothenburg**  
  Tel: 46-31-704-60-40
- **Sweden - Stockholm**  
  Tel: 46-8-5090-4654
- **UK - Wokingham**  
  Tel: 44-118-921-5800  
  Fax: 44-118-921-5820